Change the repository type filter
All
Repositories list
112 repositories
- HW Design Collateral for Caliptra Subsystem, which comprises Caliptra RoT IP and additional manufacturer controls.
- Test suite designed to check compliance with the SystemVerilog standard.
chisel
Publicverilator
Public- Post-Quantum Cryptography IP Core (Crystals-Dilithium)
firrtl-spec
Publictac
Publicriscv-dv
Publicchisel-template
Public templateverible-actions-common
PublicSurelog
PublicSystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsXUHDM
PublicUniversal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsXrocket-chip
PublicRocket Chip Generatorrvdecoderdb
Public