hdl
Verilog is a widely-used hardware description language (HDL) that enables designers to model, simulate, and synthesize digital circuits. It provides a text-based format for specifying the structure and behavior of electronic systems, making it easier to design complex hardware components such as microprocessors, memory, and communication devices.
Here are 21 public repositories matching this topic...
-
Updated
Apr 1, 2025 - Rust
-
Updated
Aug 25, 2021 - Rust
A nslfmt is a code fomatter written in rust for NSL which is one of the HDL and a succsesor of SFL.
-
Updated
Dec 28, 2018 - Rust
Experimental cli to create HDL projects using Vivado, outside of their IDE.
-
Updated
Oct 12, 2025 - Rust
Gowin EDA thin oxidized wrapper
-
Updated
May 21, 2025 - Rust
Utility to visualize HDL files from Nand2Tetris as GraphViz DOT files
-
Updated
Oct 6, 2020 - Rust
Hardware description language with Rust-like syntax
-
Updated
Jan 17, 2025 - Rust
A proof-of-concept, Rust-inspired, declarative hardware description language optimized for RTL coding
-
Updated
Mar 3, 2025 - Rust
Package manager and build system for VHDL, Verilog, and SystemVerilog
-
Updated
Nov 12, 2025 - Rust
A new Hardware Design Language that keeps you in the driver's seat
-
Updated
Nov 11, 2025 - Rust
- Followers
- 491 followers
- Website
- github.com/topics/verilog
- Wikipedia
- Wikipedia