default search action
"A 2.2-GHz 3.2-mW DTC-free Sampling ΔΣ Fractional-N PLL with -110 ..."
Jingcheng Tao, Chun-Huat Heng (2019)
- Jingcheng Tao, Chun-Huat Heng:
A 2.2-GHz 3.2-mW DTC-free Sampling ΔΣ Fractional-N PLL with -110 dBc/Hz In-band phase noise and -246dB FoM and -83dBc Reference Spur. VLSI Circuits 2019: 162-
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.