default search action
"Design and demonstration of reliability-aware Ge gate stacks with 0.5 nm EOT."
Cimang Lu et al. (2015)
- Cimang Lu, Choong Hyun Lee, Tomonori Nishimura, Akira Toriumi:
Design and demonstration of reliability-aware Ge gate stacks with 0.5 nm EOT. VLSIC 2015: 18-
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.