Loading [MathJax]/extensions/TeX/euler_ieee.js
A framework for high-level synthesis of system on chip designs | IEEE Conference Publication | IEEE Xplore

A framework for high-level synthesis of system on chip designs


Abstract:

A system on chip (SoC) library for MOSIS scalable CMOS rules has been developed It is intended for use with Synopsys and Cadence Design Systems electronic design automati...Show More

Abstract:

A system on chip (SoC) library for MOSIS scalable CMOS rules has been developed It is intended for use with Synopsys and Cadence Design Systems electronic design automation tools. Students can also use layout tools for semi-custom designs and insert them with the proposed design flow. Scalable submicron rules are used for the cell library, allowing it to be used for several AMI and TSMC technologies. Consequently, it is possible to fabricate student projects as well as do research in system on chip design through the MOSIS educational program. All steps in the design flow are fully automated with scripts and have been tested successfully in a large VLSI design class at the Illinois Institute of Technology.
Date of Conference: 12-13 June 2005
Date Added to IEEE Xplore: 19 September 2005
Print ISBN:0-7695-2374-9
Conference Location: Anaheim, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.