www.veexplore.
com
Sl.No
01.
Email Id: veexplore.vlsi@gmail.com
VLSI [ IEEE-2016]
Designing Low Power and Durable Digital Blocks Using Shadow Nano electromechanical
Relays
02.
A Wide Input Range Dual-Path CMOS Rectifier for RF Energy Harvesting
03.
One Minimum Only Trellis Decoder for Non-Binary Low-Density Parity-Check Codes
04.
High-Throughput LDPC-Decoder Architecture Using Efficient Comparison Techniques &
Dynamic Multi-Frame Processing Schedule
05.
An Efficient VLSI Architecture of a Reconfigurable Pulse-Shaping FIR Interpolation Filter
for Multi-standard DUC
06.
Circuit and Architectural Co-Design for Reliable Adder Cells With Steep Slope Tunnel
Transistors for Energy Efficient Computing.
07.
VLSI Implementation of Fully Parallel LTE Turbo Decoders.
08.
An Efficient VLSI Architecture for Discrete Hadamard Transform.
09.
Fast Kalman-Like Optimal Unbiased FIR Filtering With Applications
010.
FIR Filter Design by Convex Optimization Using Directed Iterative Rank Refinement Algorithm
011.
Implementation of digital filters in the residue number system
012.
VLSI Implementation of Fully Parallel LTE Turbo Decoders
1st Floor, 77/119, Gokule Street, (Opp. to Senthil Kumaran Theatre), Ram Nagar,Coimbatore -641009
Tel: 0422-4274041
Mobile : 90 430 340 51 / 41
013.
Design and FPGA Implementation of Reconfigurable Linear-Phase Digital Filter With Wide
Cutoff Frequency Range and Narrow Transition Bandwidth
014.
On the Total Power Capacity of Regular-LDPC Codes With Iterative Message-Passing
Decoders
015.
A Relaxed Min-Sum LDPC Decoder With Simplified Check Nodes
016.
An Efficient Decoder Architecture for Non binary LDPC Codes with Extended Min-Sum
Algorithm
017.
A High-Throughput Energy-Efficient Implementation of Successive Cancellation Decoder for
Polar Codes Using Combinational Logic
018.
An Efficient Single and Double-Adjacent Error Correcting Parallel Decoderfor the (24,12)
Extended Golay Code
019.
Input-Based Dynamic Reconfiguration of Approximate Arithmetic Units for Video Encoding
020.
Algorithm and Architecture of Configurable Joint Detection and Decoding for MIMO
Wireless Communications With Convolutional Codes
021.
A Low-Cost, Radiation-Hardened Method for Pipeline Protection in Microprocessors
022.
Design for Testability of Sleep Convention Logic
023.
Temperature and Voltage Measurement for Field Test Using an Aging-Tolerant Monitor.
024.
Area-Delay Efficient Digit-Serial Multiplier Based on k-Partitioning Scheme Combined With
TMVP Block Recombination Approach
025.
Low-Power/Cost RNS Comparison via Partitioning the Dynamic Range
026.
A Fully-Integrated Digital LDO with Coarse-Fine-Tuning and Burst-Mode Operation
www.veexplore.com
Email Id: veexplore.vlsi@gmail.com
027.
A Multimode Area-Efficient SCL Polar Decoder
028.
An Efficient Decoder Architecture for Nonbinary LDPC Codes with Extended Min-Sum
Algorithm
029.
Energy and Area Efficient Three-Input XOR/XNORs With Systematic Cell Design
Methodology
030.
Efficient Implementation of Scan Register Insertion on Integer Arithmetic Cores for FPGAs
031.
A Novel Quantum-Dot Cellular Automata -bit -bit SRAM
032.
High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of
Supply Voltage Levels
033.
Low-Cost High-Performance VLSI Architecture for Montgomery Modular Multiplication
034.
Characterization of a Novel Low Leakage Power and Area Efficient 7T SRAM Cell
035.
A Robust Energy/Area-Efficient Forwarded-Clock Receiver With All-Digital Clock and Data
Recovery in 28-nm CMOS for High-Density Interconnects
036.
A Hybrid Energy Efficient Digital Comparator
037.
A Novel Thyristor-Based Silicon Physical Unclonable Function
038.
A Comparator-Based Rail Clamp .
039.
A 1-GS/s 9-bit Zero-Crossing-Based Pipeline ADC Using a Resistor as a Current Source.
1st Floor, 77/119, Gokule Street, (Opp. to Senthil Kumaran Theatre), Ram Nagar,Coimbatore -641009
Tel: 0422-4274041
Mobile : 90 430 340 51 / 41
040.
All-Digital Duty-Cycle Corrector With a Wide Duty Correction Range for DRAM
Applications
041.
Low-Power/Cost RNS Comparison via Partitioning the Dynamic Range.
042.
Analytical design optimization of sub-ranging ADC based on stochastic comparator.
043.
In-Field Test for Permanent Faults in FIFO Buffers of NoC Routers
044.
A Low-Cost, Radiation-Hardened Method for Pipeline Protection in Microprocessors
045.
Design Methodology for Voltage-Scaled Clock Distribution Networks.
046.
Efficient Implementation of Scan Register Insertion on Integer Arithmetic Cores for FPGAs
047.
A Low-Power High-Performance Single-Cycle Tree-Based 64-Bit BinaryComparator
048.
A 167-ps 2.34-mW Single-Cycle 64-Bit Binary Tree Comparator With Constant-Delay Logic
in 65-nm CMOS.
049.
One-Cycle Correction of Timing Errors in Pipelines With Standard Clocked Elements.
050.
Reducing Power, Leakage, and Area of Standard-Cell ASICs Using Threshold Logic FlipFlops.
051.
A Fast-Acquisition All-Digital Delay-Locked Loop Using a Starting-Bit Prediction Algorithm
for the Successive-Approximation Register.
052.
An Improved Design of a Reversible Fault Tolerant LUT-based FPGA..
053.
TCAD-Assisted Capacitance Extraction of FinFET SRAM and Logic Arrays.
054.
An Efficient Decoder Architecture for Nonbinary LDPC Codes with Extended Min-Sum
Algorithm
www.veexplore.com
Email Id: veexplore.vlsi@gmail.com
055.
High-Performance NB-LDPC Decoder With Reduction of Message Exchange
056.
Reduced-Complexity Nonbinary LDPC Decoder for High-Order Galois Fields Based on
Trellis Min-Max Algorithm
057.
Noise and Process Variation Tolerant, Low-Power, High-Speed, and Low-Energy Full Adders
in CNFET Technology
058.
Register-Less NULL Convention Logic
059.
A novel low-cost dynamic logic reconfigurable structure strategy for low power optimization
060.
Optimum pMOS-to-nMOS Width Ratio for Efficient Subthreshold CMOS Circuits
061.
Low Complexity Multiternary Digit Multiplier Design in CNTFET Technology
062.
Exploiting adder compressors for power-efficient 2-D approximate DCT realization
063.
High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of
Supply Voltage Levels
064.
Multiple Constant Multiplication Algorithm for High-Speed and Low-Power Design
065.
Design-Efficient Approximate Multiplication Circuits Through Partial Product Perforation
1st Floor, 77/119, Gokule Street, (Opp. to Senthil Kumaran Theatre), Ram Nagar,Coimbatore -641009
Tel: 0422-4274041
Mobile : 90 430 340 51 / 41