Skip to content
View kammoh's full-sized avatar
:octocat:
:octocat:

Highlights

  • Pro

Block or report kammoh

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

Showing results

Open source high performance IEEE-754 floating unit

Scala 85 29 Updated Feb 26, 2024

System verilog support VS Code Extension

TypeScript 6 1 Updated Sep 25, 2025

Tools based upon slang for language server purpose

C++ 17 2 Updated Oct 3, 2025

A SystemVerilog language server based on the Slang parser and library.

C++ 43 4 Updated Oct 9, 2025

Jaxpr Visualisation Tool

Python 32 1 Updated Dec 22, 2024

A model context protocol server for solving combinatorial optimization problems with logical and numerical constraints.

Python 58 6 Updated Jun 28, 2025

Model Context Protocol (MCP) implementation in Rust

Rust 346 24 Updated Mar 21, 2025

Lean Theorem Prover MCP

Python 131 11 Updated Oct 9, 2025

Packed data structure specifications for multi-language hardware projects.

Python 11 2 Updated Oct 1, 2025

Experimental Chisel g8 Template

Scala 3 Updated May 3, 2025

The user home repository for the Mathematics in Lean tutorial.

HTML 418 298 Updated Aug 8, 2025

An implementation of RISC-V

Scala 42 8 Updated Sep 24, 2025

APyTypes - Algorithmic data types for Python

C++ 36 2 Updated Oct 9, 2025

Test designs for various primitives supported by openXC7

Verilog 12 3 Updated Apr 23, 2025
Python 92 48 Updated Aug 29, 2025

Chisel RISC-V Vector 1.0 Implementation

Assembly 113 18 Updated Oct 4, 2025

Macros for all your token pasting needs. Successor of paste

Rust 44 4 Updated Oct 2, 2025

An open-source library of metrics for side-channel analysis

C++ 7 3 Updated Jul 12, 2023

This repository contains SystemVerilog code of the masked X2X (A2B & B2A) accelerator for lattice-based cryptography.

SystemVerilog 5 Updated Jul 27, 2025

Hardware generator debugger

C++ 76 2 Updated Feb 12, 2024

Test of generated ROM macros

Verilog 1 2 Updated Jun 7, 2025

Plotly for Rust

Rust 1,349 122 Updated Sep 17, 2025

Hypothesis Testing for Polars

Rust 21 5 Updated Aug 2, 2025

Apheleia Verification Library. A Python based HDL verification library sitting on top of cocotb

Python 38 5 Updated Oct 4, 2025

🪐 Markdown with superpowers — from ideas to papers, presentations and books.

Kotlin 9,137 212 Updated Oct 9, 2025

Fully defined liberty (std. cells in VLSI) data structure, efficient parser & formatter

Rust 18 3 Updated Oct 7, 2025

ASIC implementation flow infrastructure

Python 131 27 Updated Oct 9, 2025

A JavaScript implementation of the Citation Style Language (CSL) https://citeproc-js.readthedocs.io

JavaScript 340 91 Updated Mar 15, 2025
Next