Skip to content
View theteamonk's full-sized avatar
🍵
come, sip a tea
🍵
come, sip a tea

Block or report theteamonk

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

Jun 2025 - Jul 2025 The AHB to APB bridge is an AHB slave which works as an interface between the high speed AHB and the low-performance APB buses.

Verilog 1 Updated Aug 30, 2025

Pequeno (PQR5) is a 5-stage pipelined in-order RISC-V CPU Core compliant with RV32I ISA.

SystemVerilog 117 11 Updated Oct 2, 2025

Functional verification project for the CORE-V family of RISC-V cores.

Assembly 601 258 Updated Sep 24, 2025

A minimal tensor processing unit (TPU), inspired by Google's TPU V2 and V1

SystemVerilog 957 75 Updated Aug 21, 2025

The journey of designing an ASIC (application specific integrated circuit) is long and involves a number of major steps – moving from a concept to specification to tape-outs. Although the end produ…

Verilog 399 56 Updated Jul 18, 2025

OpenTitan: Open source silicon root of trust

SystemVerilog 2,983 901 Updated Oct 10, 2025

A 5-stage pipelined, rv32i core with branch prediction and hazard detection

Assembly 13 1 Updated Sep 2, 2025

Documenting the Lattice ECP5 bit-stream format.

Python 428 93 Updated Sep 15, 2025