Skip to content
Change the repository type filter

All

    Repositories list

    • i3c-core

      Public
      SystemVerilog
      1337172Updated Nov 13, 2025Nov 13, 2025
    • sv-tests-results

      Public
      Output of the sv-tests runs.
      HTML
      6700Updated Nov 13, 2025Nov 13, 2025
    • HW Design Collateral for Caliptra RoT IP
      SystemVerilog
      661168518Updated Nov 13, 2025Nov 13, 2025
    • caliptra-mcu-sw

      Public
      Caliptra MCU Software
      Rust
      23218712Updated Nov 13, 2025Nov 13, 2025
    • caliptra-sw

      Public
      Caliptra software (ROM, FMC, runtime firmware), and libraries/tools needed to build and test
      Rust
      7212719880Updated Nov 13, 2025Nov 13, 2025
    • HW Design Collateral for Caliptra Subsystem, which comprises Caliptra RoT IP and additional manufacturer controls.
      SystemVerilog
      31327517Updated Nov 13, 2025Nov 13, 2025
    • sv-tests

      Public
      Test suite designed to check compliance with the SystemVerilog standard.
      SystemVerilog
      843474725Updated Nov 13, 2025Nov 13, 2025
    • verilator

      Public
      Verilator open-source SystemVerilog simulator and lint system
      C++
      7154101Updated Nov 12, 2025Nov 12, 2025
    • adams-bridge

      Public
      Post-Quantum Cryptography IP Core (Crystals-Dilithium)
      SystemVerilog
      839142Updated Nov 12, 2025Nov 12, 2025
    • chisel

      Public
      Chisel: A Modern Hardware Design Language
      Scala
      6404.5k342146Updated Nov 12, 2025Nov 12, 2025
    • Caliptra

      Public
      Caliptra IP and firmware for integrated Root of Trust block
      53347537Updated Nov 12, 2025Nov 12, 2025
    • t1

      Public
      Scala
      412991826Updated Nov 12, 2025Nov 12, 2025
    • SCSS
      7488Updated Nov 12, 2025Nov 12, 2025
    • Unit tests generator for RVV 1.0
      Go
      3195101Updated Nov 11, 2025Nov 11, 2025
    • SystemVerilog
      2210610Updated Nov 11, 2025Nov 11, 2025
    • VeeR EL2 Core
      SystemVerilog
      91303335Updated Nov 10, 2025Nov 10, 2025
    • Rust
      6701Updated Nov 7, 2025Nov 7, 2025
    • High level module that implements DPE and defines high-level traits that are used to communicate with the crypto peripherals and PCRs
      Rust
      27202112Updated Nov 7, 2025Nov 7, 2025
    • The specification for the FIRRTL language
      TeX
      31622517Updated Nov 2, 2025Nov 2, 2025
    • Astro
      1000Updated Oct 31, 2025Oct 31, 2025
    • tac

      Public
      CHIPS Alliance Technical Advisory Council
      277183Updated Oct 8, 2025Oct 8, 2025
    • riscv-dv

      Public
      Random instruction generator for RISC-V processor verification
      Python
      3591.2k12920Updated Oct 1, 2025Oct 1, 2025
    • chisel-template

      Public template
      A template project for beginning new Chisel work
      Shell
      194670132Updated Sep 22, 2025Sep 22, 2025
    • 8200Updated Sep 17, 2025Sep 17, 2025
    • Various tools used for Caliptra's Continuous Integration flows
      Rust
      1001Updated Sep 16, 2025Sep 16, 2025
    • .github

      Public
      Organization profile for CHIPS Alliance
      2020Updated Sep 16, 2025Sep 16, 2025
    • Surelog

      Public
      SystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX
      C++
      77425470Updated Sep 6, 2025Sep 6, 2025
    • UHDM

      Public
      Universal Hardware Data Model. A complete modeling of the IEEE SystemVerilog Object Model with VPI Interface, Elaborator, Serialization, Visitor and Listener. Used as a compiled interchange format in between SystemVerilog tools. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX
      C++
      43237140Updated Sep 6, 2025Sep 6, 2025
    • Rocket Chip Generator
      Scala
      1.2k3.6k25269Updated Sep 2, 2025Sep 2, 2025
    • The Scala parser to parse riscv/riscv-opcodes generate
      Nix
      112111Updated Sep 2, 2025Sep 2, 2025