Skip to content
Change the repository type filter

All

    Repositories list

    • PeakRDL-rawheader

      Public
      Python
      2011Updated Dec 16, 2025Dec 16, 2025
    • An energy-efficient RISC-V floating-point compute cluster.
      C
      91115236Updated Dec 16, 2025Dec 16, 2025
    • FlooNoC

      Public
      A Fast, Low-Overhead On-chip Network
      SystemVerilog
      48251235Updated Dec 16, 2025Dec 16, 2025
    • croc

      Public
      A PULP SoC for education, easy to understand and extend with a full flow for a physical design.
      SystemVerilog
      85174159Updated Dec 16, 2025Dec 16, 2025
    • MAGIA

      Public
      Large-scale 2D mesh system with dedicated GeMM, on-chip RDMA and Rendez-vous accelerators.
      C
      51413Updated Dec 16, 2025Dec 16, 2025
    • cheshire

      Public
      A minimal Linux-capable 64-bit RISC-V SoC built around CVA6
      Verilog
      893061724Updated Dec 16, 2025Dec 16, 2025
    • picobello

      Public
      whatever it means
      C
      81371Updated Dec 16, 2025Dec 16, 2025
    • redmule

      Public
      SystemVerilog
      208923Updated Dec 16, 2025Dec 16, 2025
    • artistic

      Public
      An Open-Source Toolchain for Top-Metal IC Art and Ultra-High-Fidelity GDSII Renders
      Python
      42020Updated Dec 16, 2025Dec 16, 2025
    • bender

      Public
      A dependency management tool for hardware projects.
      Rust
      54337248Updated Dec 15, 2025Dec 15, 2025
    • ace

      Public
      SystemVerilog
      62001Updated Dec 15, 2025Dec 15, 2025
    • magia-sdk

      Public
      C
      6401Updated Dec 15, 2025Dec 15, 2025
    • Deeploy

      Public
      DNN Compiler for Heterogeneous SoCs
      Python
      3157159Updated Dec 15, 2025Dec 15, 2025
    • spatz

      Public
      Spatz is a compact RISC-V-based vector processor meant for high-performance, small computing clusters.
      C
      36128112Updated Dec 15, 2025Dec 15, 2025
    • common_cells

      Public
      Common SystemVerilog components
      SystemVerilog
      1866863311Updated Dec 15, 2025Dec 15, 2025
    • C
      91210Updated Dec 15, 2025Dec 15, 2025
    • C++
      15k1371Updated Dec 14, 2025Dec 14, 2025
    • riscv-opcodes

      Public
      RISC-V Opcodes
      Python
      348903Updated Dec 14, 2025Dec 14, 2025
    • cva6

      Public
      This is the fork of CVA6 intended for PULP development.
      Assembly
      8652117Updated Dec 12, 2025Dec 12, 2025
    • axi_riscv_atomics

      Public
      AXI Adapter(s) for RISC-V Atomic Operations
      SystemVerilog
      216612Updated Dec 12, 2025Dec 12, 2025
    • obi

      Public
      OBI SystemVerilog synthesizable interconnect IPs for on-chip communication
      SystemVerilog
      111917Updated Dec 12, 2025Dec 12, 2025
    • mempool

      Public
      A scalable 256/1024-RISC-V-core system with low-latency access into shared L1 memory.
      C
      5731234Updated Dec 12, 2025Dec 12, 2025
    • matrix-coprocessor for RISC-V
      C
      62500Updated Dec 12, 2025Dec 12, 2025
    • control-pulp

      Public
      C
      3412Updated Dec 12, 2025Dec 12, 2025
    • neureka

      Public
      2-8bit weights, 8-bit activations flexible Neural Processing Engine for PULP clusters
      SystemVerilog
      72757Updated Dec 11, 2025Dec 11, 2025
    • hwpe-ctrl

      Public
      IPs for control-plane integration of Hardware Processing Engines (HWPEs) within a PULP system
      SystemVerilog
      22614Updated Dec 11, 2025Dec 11, 2025
    • pulp-trainlib

      Public
      Floating-Point Optimized On-Device Learning Library for the PULP Platform.
      C
      183742Updated Dec 11, 2025Dec 11, 2025
    • axi

      Public
      AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication
      SystemVerilog
      3301.4k5118Updated Dec 9, 2025Dec 9, 2025
    • serial_link

      Public
      A simple, scalable, source-synchronous, all-digital DDR link
      SystemVerilog
      113202Updated Dec 8, 2025Dec 8, 2025
    • datamover

      Public
      SystemVerilog
      1111Updated Dec 8, 2025Dec 8, 2025