Lectures 8-14 Bipolar Junction Transistors (BJTS) and Circuits
Lectures 8-14 Bipolar Junction Transistors (BJTS) and Circuits
Lectures 8-14
Bipolar Junction Transistors
    (BJTs) and Circuits
      University of Technology                                                         Bipolar Junction Transistors
      Electrical and Electronic Engineering Department                                 Lecture Eight - Page 1 of 8
      Second Year, Electronics I, 2009 - 2010                                          Dr. Ahmed Saadoon Ezzulddin
Basic Construction:
The transistor is a three-layer semiconductor device consisting of either two n- and one
p-type layers of material or two p- and one n-type layers of material. The former is
called an npn transistor, while the latter is called a pnp transistor. Both (with symbols)
are shown in Fig. 8-1. The middle region of each transistor type is called the base (B)
of the transistor. Of the remaining two regions, one is called emitter (E) and the other is
called the collector (C) of the transistor. For each transistor type, a junction is created at
each of the two boundaries where the material changes from one type to the other.
Therefore, there are two junctions: emitter-base (E-B) junction and collector-base
(C-B) junction. The outer layers of the transistor are heavily doped semiconductor
materials having widths much greater than those of the sandwiched p- or n-type
material. The doping of the sandwiched layer is also considerably less than that of the
outer layers (typically 10:1 or less). This lower doping level decreases the conductivity
(increases the resistance) of this material by limiting the number of "free" carriers.
               E          n     p        n              C              E         p n     p         C
            (Emitter)                             (Collector)
               E-B junction              C-B junction
                                B                                                  B
                              (Base)
                   E                          C                            E                 C
                                B                                                  B
                                                            Fig. 8-1
                                                        Table 8-1
                                                                      Junctions biasing
       Operation region                 Purpose
                                                             E-B junction bias C-B junction bias
       1 Active region                 Amplification            Forward-biased         Reverse-biased
       2 Cutoff region                                          Reverse-biased         Reverse-biased
                                        Switching
       3 Saturation region                                      Forward-biased         Forward-biased
        The abbreviation BJT, from bipolar junction transistor, is often applied to this
three-terminal device. The term bipolar reflects the fact that holes and electrons
participate in the injection process into the oppositely polarized material. If only one
carrier is employed (electron or hole), it is considered a unipolar device. Such a device
is the field-effect transistor (FET).
      University of Technology                                     Bipolar Junction Transistors
      Electrical and Electronic Engineering Department             Lecture Eight - Page 2 of 8
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
The basic operation of the transistor will now be described using the pnp transistor of
Fig. 8-2. The operation of the npn transistor is exactly the same if the roles played by
the electron and hole are interchanged. When the E-B junction is forward-biased, a
large number of majority carriers will diffuse across the forward-biased p-n junction
into the n-type material (base). Since the base is very thin and has a low conductivity
(lightly doping), a very small number of these carriers will take this path of high
resistance to the base terminal. The larger number of these majority carriers will diffuse
across the reverse-biased C-B junction into the p-type material (collector). The reason
for the relative ease with which the majority carriers can cross the reverse-biased
C-B junction is easily understood if we consider that for the reverse-biased diode the
injected majority carriers will appear as minority carriers in the n-type base region
material. Combining this with the fact that all the minority carriers in the depletion
region will cross the reverse-biased junction of a diode accounts for the flow indicated
in Fig. 8-2.
Fig. 8-2
I E = IC + I B [8.1]
The collector current, however, is comprised of two components: the majority and
minority carriers as indicated in Fig. 8-2. The minority-current component is called the
leakage current and is given the symbol ICO (IC current with emitter terminal Open).
The collector current, therefore, is determined in total by Eq. [8.2].
The common-base configuration with npn and pnp transistors are indicated in Fig. 8-3.
The common-base terminology is derived from the fact that the base is common to both
input and output sides of the configuration. In addition, the base is usually terminal
closest to, or at, the ground potential.
              IE                     C    IC                     IE                     C IC
                    E                                                 E
                    −                +                                 +                −
                   VBE             VCB                                VEB              VBC
  VEE                                             VCC      VEE                    IB                VCC
                    +         IB     −                                 −                +
                         B                                                  B
Fig. 8-3
      In the dc mode the levels of IC and IE due to the majority carriers are related by a
quantity called alpha (αdc) and defined by the following equation:
                   IC
        α dc =                                     [8.3]
                   IE
Where IC and IE are the levels of current at the point of operation and αdc ≈ 1, or for
practical devices: 0.900 ≤ αdc ≤ 0.998.
Since alpha is defined solely for the majority
carriers and from Fig. 8-4, Eq. [8.2] becomes
        I C = αI E + I CBO                         [8.4]
                                                                                   Fig. 8-4
      The input (emitter) characteristics for a CB
configuration are a plot of the emitter (input)
current (IE) versus the base-to-emitter (input)
voltage (VBE) for a rage of values of the collector-
to-base (output) voltage (VCB) as shown in Fig. 8-5.
Since, the exact shape of this IE-VBE carve will
depend on the reverse-biasing output voltage, VCB.
The reason for this dependency is that the grater the
value of VCB, the more readily minority carriers in
the base are swept through the C-B junction. The
increase in emitter-to-collector current resulting
from an increase in VCB means the emitter current
will be greater for a given value of base-to-emitter
voltage (VBE).
                                                                                   Fig. 8-5
      University of Technology                                     Bipolar Junction Transistors
      Electrical and Electronic Engineering Department             Lecture Eight - Page 4 of 8
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
               ΔI C
      α ac =                                     [8.5]
               ΔI E   VCB =const .
The common-emitter configuration with npn and pnp transistors are indicated in
Fig. 8-9. The external voltage source VBB is used to forward bias the E-B junction and
the external voltage source VCC is used to reverse bias C-B junction. The magnitude of
VCC must be greater than VBB to ensure the C-B junction remains reverse biased, since,
as can be seen in the Fig. 8-9, VCB = VCC − VBB .
                                         IC                                                      IC
                      +            C                                              −        C
                    VCB                                                       VBC
             IB                                                      IB           +
                   B −              +                                     B                  −
                                   VCE        VCC                                          VEC          VCC
                      +             −                                         −              +
    VBB              VBE           IE                          VBB        VEB
                      −                                                       +             IE
                              E                                                        E
Fig. 8-9
                  I CBO
       I CEO =                                   [8.7]                                Fig. 8-10
                  1−α     I B =0
      University of Technology                                       Bipolar Junction Transistors
      Electrical and Electronic Engineering Department               Lecture Eight - Page 6 of 8
      Second Year, Electronics I, 2009 - 2010                        Dr. Ahmed Saadoon Ezzulddin
      In the dc mode the levels of IC and IB are related by a quantity called beta (βdc)
and defined by the following equation:
                IC
       β dc =                                    [8.8]
                IB
Where IC and IB are the levels of current at the point of operation. For practical devices
the levels of βdc typically ranges from about 50 to over 500, with most in the mid range.
On specification sheets βdc is usually included as hFE with h derived from an ac hybrid
equivalent circuit.
       For ac situation an ac beta (βac) has been defined as follows:
                ΔI C
       β ac =                                    [8.9]
                ΔI B   VCE =const .
                β                      α
       α=              or β =                    [8.10]
            β +1                      1−α
I C = βI B + I CEO ≈ βI B [8.12]
       I E = ( β + 1) I B                        [8.13]
      University of Technology                                     Bipolar Junction Transistors
      Electrical and Electronic Engineering Department             Lecture Eight - Page 7 of 8
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
       The input (base) characteristics for the CE configuration are a plot of the base
(input) current (IB) versus the base-to-emitter (input) voltage (VBE) for a range of values
of collector-to-emitter (output) voltage (VCE) as shown in Fig. 8-11. Note that IB
increases as VCE decreases, for a fixed value of VBE. A large value of VCE results in a
large reverse bias of the C-B junction, which widens the depletion region and makes the
base smaller. When the base is smaller, there are fewer recombinations of injected
minority carriers and there is a corresponding reduction in base current (IB).
current (IB). The output current, therefore, is the same for both the common-emitter
and common-collector characteristics. There is an almost unnoticeable change in the
vertical scale of IC of the common-emitter characteristics if IC is replaced by IE for the
common-collector characteristics (since α ≅ 1 , I E ≈ I C ).
                                       IE                                                     IE
                          −       E                                             +       E
                      VBE                                                   VEB
             IB           +        −                               IB           −        +
                  B                                                     B
                                  VCE        VCC                                        VEC          VCC
                      −            +                                        +            −
                   VCB                                                  VBC
    VBB                                                      VBB                         IC
                      +            IC                                       −
                              C                                                     C
Fig. 8-13
Whenever possible, the transistor casing will have some marking to indicate which
leads are connected to the emitter, collector, or base of a transistor. A few of the
methods commonly used are indicated in Fig. 8-14.
Fig. 8-14
Exercises:
Basic Concepts:
The analysis or design of a transistor amplifier requires a knowledge of both the dc and
ac response of the system. Too often it is assumed that the transistor is a magical device
that can raise the level of the applied ac input without the assistance of an external
energy source. In actuality, the improved output ac power level is the result of a
transfer of energy from the applied dc supplies. The analysis or design of any electronic
amplifier therefore has two components: the dc portion and the ac portion. Fortunately,
the superposition theorem is applicable and the investigation of the dc conditions can
be totally separated from the ac response. However, one must keep in mind that during
the design or synthesis stage the choice of parameters for the required dc levels will
affect the ac response, and vice versa.
        The term biasing appearing in the title of this lecture is an all-inclusive term for
the application of dc voltages to establish a fixed level of current and voltage. For
transistor amplifiers the resulting dc current and voltage establish an operating point on
the characteristics that define the region that will be employed for amplification of the
applied signal. Since the operating point is a fixed point on the characteristics, it is also
called the quiescent point (abbreviated Q-point). By definition, quiescent means quiet,
still, inactive. Fig. 9-1 shows a general output device characteristic with four operating
points indicated. The biasing circuit can be designed to set the device operation at any
of these points or others within the active region. The maximum ratings are indicated
on the characteristics of Fig. 9-1 by a horizontal line for the maximum collector current
ICmax and a vertical line at the maximum collector-to-emitter voltage VCEmax. The
maximum power constraint is defined by the curve PCmax in the same figure. At the
lower end of the scales are the cutoff region, defined by IB ≤ 0 μA, and the saturation
region, defined by VCE ≤ VCE(sat).
                                                   Fig. 9-1
      University of Technology                                          DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department                  Lecture Nine - Page 2 of 10
      Second Year, Electronics I, 2009 - 2010                           Dr. Ahmed Saadoon Ezzulddin
1. Fixed-Bias Circuit:
Analysis:
W For the input (base-emitter circuit) loop
  as shown in Fig. 9-2b:
   + VCC − I B RB − VBE = 0
         V − VBE
   I B = CC                     [9.1a]
              RB
W For the output (collector-emitter circuit)                           (a)
  loop as shown in Fig. 9-2c:
   I C = βI B
   + VCE + I C RC − VCC = 0
   VCE = VCC − I C RC           [9.1b]
W For the transistor terminal voltages:
   VE = 0V
   VB = VCC − I B RB = VBE      [9.1c]
    VC = VCC − I C RC = VCE
                                                               (b)                     (c)
Load-Line Analysis:
   From Eq. [9.1b] and Fig. 9-3:                                     Fig. 9-2
W At cutoff region:
   VCE = VCC I =0              [9.2a]
                 C
W At saturation region:
        V
  I C = CC                              [9.2b]
        RC V =0
                CE
                                                         ICQ
Design:
   For an optimum design:
           1
   VCEQ = VCC
           2
                                        [9-3]
         1             V                                                        VCEQ
   I CQ = I C ( sat ) = CC
         2             2 RC
                                                                     Fig. 9-3
       University of Technology                                       DC Biasing Circits of BJTs
       Electrical and Electronic Engineering Department               Lecture Nine - Page 3 of 10
       Second Year, Electronics I, 2009 - 2010                        Dr. Ahmed Saadoon Ezzulddin
Analysis:
W For the input (base-emitter circuit) loop
  as shown in Fig. 9-4b:
   + VCC − I B RB − VBE − I E RE = 0
   I E = ( β + 1) I B
            VCC − VBE
   IB =                                [9.4a]
          RB + ( β + 1) RE
W For the output (collector-emitter circuit)                        (a)
  loop as shown in Fig. 9-4c:
   + I E RE + VCE + I C RC − VCC = 0
   I E ≅ IC
   VCE = VCC − I C ( RC + RE )         [9.4b]
W For the transistor terminal voltages:
   VE = I E R E
   VB = VCC − I B RB = VE + VBE        [9.4c]
    VC = VCC − I C RC = VE + VCE
                                                           (b)                   (c)
Load-Line Analysis:
   From Eq. [9.4b] and Fig. 9-5:                                  Fig. 9-4
W At cutoff region:
   VCE = VCC I =0                                 [9.5a]
                  C
W At saturation region:
          VCC
  IC =                                            [9.5b]
        RC + RE V =0
                        CE
                                                            ICQ
Design:
   For an optimum design:
           1
   VCEQ = VCC                                                             VCEQ
           2
         1                  VCC
   I CQ = I C ( sat ) =                           [9-6]           Fig. 9-5
         2              2( RC + RE )
            1
    VE =      VCC
           10
      University of Technology                                   DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department           Lecture Nine - Page 4 of 10
      Second Year, Electronics I, 2009 - 2010                    Dr. Ahmed Saadoon Ezzulddin
Analyses:
W For the input (base-emitter circuit) loop:
  Exact Analysis:
  From Fig. 9-6b:
   RTh = R1 R2                         [9.7a]
  From Fig. 9-6c:
                   RV
   ETh = VR2 = 2 CC                    [9.7b]
                  R1 + R2
  From Fig. 9-6d:                                                 (a)
   + ETh − I B RTh − VBE − I E RE = 0
   I E = ( β + 1) I B
             ETh − VBE
   IB =                                [9.7c]
         RTh + ( β + 1) RE
   I C = βI B
  Approximate Analysis:                                  (b)                  (c)
  From Fig. 9-6e:
  If Ri >> R2 => I 2 >> I B .
  Since I B ≈ 0 => I1 ≅ I 2 .
  Thus R1 in series with R2.
  That is,
           RV
   VB = 2 CC                           [9.8a]                    (d)
          R1 + R2
  Since Ri = ( β + 1) RE ≅ βRE the condition
  that will define whether the approximation
  approach can be applied will be the
  following:
   βRE ≥ 10R2                          [9.8b]
  and
   VE = VB − VBE
                V                      [9.8c]                    (e)
   IC ≅ I E = E
                RE
W For the output (collector-emitter circuit) loop:             Fig. 9-6
   VCE = VCC − I C ( RC + RE )         [9.9]
       University of Technology                                                DC Biasing Circits of BJTs
       Electrical and Electronic Engineering Department                        Lecture Nine - Page 5 of 10
       Second Year, Electronics I, 2009 - 2010                                 Dr. Ahmed Saadoon Ezzulddin
Load-Line Analysis:
The similarities with the output circuit of the emitter-biased configuration result in the
same intersections for the load line of the voltage-divider configuration. The load line
will therefore have the same appearance as that of Fig. 9-5. The level of IB is of course
determined by a different equation for the voltage-divider bias and the emitter-bias
configuration.
Design:
   For an optimum design:
           1
   VCEQ = VCC
           2
         1                  VCC
   I CQ = I C ( sat ) =
         2              2( RC + RE )
                                                  [9.10]
         1
    VE = VCC
        10
         1
    R2 ≤ βRE
        10
Example 9-1:
Determine the dc bias voltage VCE and the current IC for the voltage-divider
configuration of Fig. 9-6a with the following parameters: VCC = +22 V, β = 140,
R1 = 39 kΩ, R2 = 3.9 kΩ, RC = 10 kΩ, and RE = 1.5 kΩ.
Solution:
Exact:                                                     Approximate:
   RTh = R1 R2 = 39k 3.9k = 3.55Ω                          Testing:         βRE ≥ 10R2
           RV         (3.9k )(22)                                   (140)(1.5k ) ≥ 10(3.9k )
   ETh = 2 CC =                   = 2V                                    210kΩ > 39kΩ (satisfied)
          R1 + R2 39k + 3.9k
            ETh − VBE                                                RV        (3.9k )(22)
   IB =                                                       VB = 2 CC =                  = 2V
         RTh + ( β + 1) RE                                          R1 + R2 39k + 3.9k
                                                              VE = VB − VBE = 2 − 0.7 = 1.3V
               2 − 0.7
       =                       = 6.05μA                                    V     1.3
         3.55k + (141)(1.5k )                                 I CQ = I E = E =        = 0.867 mA
   I CQ = βI B = (140)(6.05μ ) = 0.85mA                                    RE 1.5k
                                                              VCEQ = VCC − I C ( RC + RE )
   VCEQ = VCC − I C ( RC + RE )
                                                                    = 22 − (0.867 m)(10k + 1.5k )
        = 22 − (0.85m)(10k + 1.5k )
                                                                    = 12.03V
        = 12.23V
       University of Technology                                    DC Biasing Circits of BJTs
       Electrical and Electronic Engineering Department            Lecture Nine - Page 6 of 10
       Second Year, Electronics I, 2009 - 2010                     Dr. Ahmed Saadoon Ezzulddin
Analysis:
W For the input (base-emitter circuit) loop
  as shown in Fig. 9-7b:
   + VCC − I C′ RC − I B RB − VBE − I E RE = 0
   I C′ = I C + I B = I E ≅ I C = βI B
   + VCC − βI B RC − I B RB − VBE − βI B RE = 0
               VCC − VBE
   IB =                                        [9.11a]
          RB + β ( RC + RE )
W For the output (collector-emitter circuit)                             (a)
  loop as shown in Fig. 9-7c:
   + I E RE + VCE + I C′ RC − VCC = 0
   I C′ = I E ≅ I C
   VCE = VCC − I C ( RC + RE )                 [9.11b]
Load-Line Analysis:
Continuing with the approximation I C′ = I C will result
in the same load line defined for the voltage-divider and
emitter-biased configurations. The levels of IBQ will be
defined by the chosen base configuration.
                                                                         (b)
Design:
   For an optimum design:
           1
   VCEQ = VCC
           2
         1                  VCC
   I CQ = I C ( sat ) =
          2             2( RC + RE )                      [9-12]
         1
    VE =    VCC
        10
    RB ≤ β ( RC + RE )
                                                                         (c)
                                                                       Fig. 9-7
      University of Technology                            DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department    Lecture Nine - Page 7 of 10
      Second Year, Electronics I, 2009 - 2010             Dr. Ahmed Saadoon Ezzulddin
Solution:
    − I B RB − VBE + VEE = 0       (KVL)
          V − VBE 9 − 0.7
    I B = EE         =          = 83μA
              RB        100k
    I C = βI B = (45)(83μ ) = 3.735mA
   VC = − I C RC = −(3.735m)(1.2k ) = −4.48V                Fig. 9-8
   VB = − I B RB = −(83μ )(100k ) = −8.3V
Solution:
From Fig. 9-9b:
    RTh = R1 R2 = 8.2k 2.2k = 1.73kΩ
         V + VEE           20 + 20
    I = CC             =             = 3.85mA                   (a)
          R1 + R2        8.2k + 2.2k
    ETh = IR2 − VEE = (3.85m)(2.2k ) − 20 = −11.53V
From Fig. 9-9c:
    − ETh − I B RTh − VBE − I E RE + VEE = 0 (KVL)
    I E = ( β + 1) I B
          V − ETh − VBE
    I B = EE                                                    (b)
          RTh + ( β + 1) RE
             20 − 11.53 − 0.7
        =                        = 35.39 μA
          1.73k + (121)(1.8k )
    I C = βI B = (120)(35.39μ ) = 4.25mA
   VC = VCC − I C RC = 20 − (4.25m)(2.7k ) = 8.53V
   VB = − ETh − I B RTh = −(11.53) − (35.39 μ )(1.73k )
        = −11.59V                                               (c)
                                                            Fig. 9-9
      University of Technology                                 DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department         Lecture Nine - Page 8 of 10
      Second Year, Electronics I, 2009 - 2010                  Dr. Ahmed Saadoon Ezzulddin
Solution:
Applying KVL to the input circuit:
    − VEE + I E RE + VBE = 0
         V − VBE 4 − 0.7
    I E = EE         =        = 2.75mA
             RE         1.2k
Applying KVL to the output circuit:
    + VCB + I C RC − VCC = 0
   VCB = VCC − I C RC
   with I C ≅ I E
   VCB = 10 − (2.75m)(2.4k ) = 3.4V                        Fig. 9-10
         I      2.75m
    IB = C =           = 45.8μA
          β       60
Solution:
Applying KVL to the input circuit:
    − I B RB − VBE − I E RE + VEE = 0
    I E = ( β + 1) I B
              VEE − VBE
    IB =
           RB + ( β + 1) RE
               20 − 0.7
        =                     = 45.73μA
          240k + (91)(2k )
    I E = ( β + 1) I B = (91)(45.73μ ) = 4.16mA             Fig. 9-11
Applying KVL to the output circuit:
    − VEE + I E RE + VCE = 0
   VCE = VEE − I E RE = 20 − (4.16m)(2k ) = 11.68V
      University of Technology                                          DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department                  Lecture Nine - Page 9 of 10
      Second Year, Electronics I, 2009 - 2010                           Dr. Ahmed Saadoon Ezzulddin
Solution:
Testing:       βRE ≥ 10R2
       (120)(1.1k ) ≥ 10(10k )
            132kΩ ≥ 100kΩ( satisfied )
           RV        (10k )(−18)
   VB = 2 CC =                   = −3.16V
           R1 + R2 47 k + 10k
   VE = VB − VBE = −3.16 − (−0.7) = −2.46V
                V     2.46
    IC = I E = E =         = 2.24mA
                RE 1.1k
    − I E RE + VCE − I C RC + VCC = 0 (KVL)
   VCE = −VCC + I C ( RC + RE )                                        Fig. 9-12
         = −18 + (2.24m)(2.4k + 1.1k ) = −10.16V
Exercises:
1. For the fixed-biased configuration of Fig. 9-2a with the following parameters:
   VCC = +12 V, β = 50, RB = 240 kΩ, and RC = 2.2 kΩ, determine:
   IBQ, ICQ, VCEQ, VB, VC, and VBC.
2. Given the device characteristics of Fig. 9-13a, determine VCC, RB, and RC for the
   fixed-bias configuration of Fig. 9-13b.
(a) (b)
                                                     Fig. 9-13
      University of Technology                                             DC Biasing Circits of BJTs
      Electrical and Electronic Engineering Department                     Lecture Nine - Page 10 of 10
      Second Year, Electronics I, 2009 - 2010                              Dr. Ahmed Saadoon Ezzulddin
3. For the emitter bias circuit of Fig. 9-4a with the following parameters:
   VCC = +20 V, β = 50, RB = 430 kΩ, RC = 2 kΩ, and RE = 1 kΩ, determine:
   IB, IC, VCE, VC, VE, VB and VBC.
4. Design an emitter-stabilized circuit (Fig. 9-4a) at ICQ = 2 mA. Use VCC = +20 V
   and an npn transistor with β =150.
5. Determine the dc bias voltage VCE and the current IC for the voltage-divider
   configuration of Fig. 9-6a with the following parameters: VCC = +18 V, β = 50,
   R1 = 82 kΩ, R2 = 22 kΩ, RC = 5.6 kΩ, and RE = 1.2 kΩ.
7. Determine the quiescent levels of ICQ and VCEQ for the voltage-feedback circuit
   of Fig. 9-7a with the following parameters: VCC = +10 V, β = 90, RB = 250 kΩ,
   RC = 4.7 kΩ, and RE = 1.2 kΩ.
9. Prove mathematically that ICQ for the voltage-feedback bias circuit is approximately
   independent of the value of beta.
10. Fig. 9-14 shows a three-stage circuit with a VCC supply of +20 V. GND stands for
    ground. If all transistors have a β of 100, what are the IC and VCE of each stage?
                                                                                     + 20V
             10μF
                                                   2kΩ       3kΩ
        vi
                                      10μF
                                                             10μF              10μF
                                                                    50kΩ
                                                                                          vo
GND
                                                 Fig. 9-14
      University of Technology                                     Bias Stabilization
      Electrical and Electronic Engineering Department             Lecture Ten - Page 1 of 5
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
Bias Stabilization
Basic Definitions:
W ICO (reverse saturation current): doubles in value for every 10oC increase in
  temperature.
W |VBE| (base-to-emitter voltage): decrease about 7.5 mV per 1oC increase in
  temperature.
W β (forward current gain): increase with increase in temperature.
Any or all of these factors can cause the bias point to drift from the design point of
operation.
A stability factor, S, is defined for each of the parameters affecting bias stability as
listed below:
                      ΔI C  ∂I
       S ( I CO ) =        = C                                    [10.1a]
                      ΔI CO ∂I CO    VBE , β =const .
                      ΔI C  ∂I
       S (VBE ) =          = C                                    [10.1b]
                      ΔVBE ∂VBE        I CO , β =const .
                  ΔI C ∂I C
       S (β ) =       =                                           [10.1c]
                  Δβ    ∂β     I CO ,VBE =const .
Generally, networks that are quite stable and relatively insensitive to temperature
variations have low stability factors. In some ways it would seem more appropriate to
consider the quantities defined by Eqs. [10.1a - 10.1c] to be sensitivity factors because:
the higher the stability factor, the more sensitive the network to variations in that
parameter.
       The total effect on the collector current can be determined using the following
equation:
For the voltage-divider bias circuit, the exact analysis (using Thevenin theorem) for the
input (base-emitter) loop will result in:
The partial derivation of the Eq. [10.3] with respect to ICO will result:
                      ( β + 1)( RE + RTh )
       S ( I CO ) =                                                                    [10.4a]
                       ( β + 1) RE + RTh
Also, the partial derivation of the Eq. [10.3] with respect to VBE will result:
        ∂I C ( β + 1) RE + RTh
             ⋅                 +1 = 0
       ∂VBE           β
                             −β
       S (VBE ) =                                                                      [10.4b]
                      ( β + 1) RE + RTh
The mathematical development of the last stability factor S(β) is more complex than
encountered for S(ICO) and S(VBE). Thus, S(β) is suggested by the following equation:
                  ( I C 1 / β1 )( RE + RTh )
       S (β ) =                                                                        [10.4c]
                      ( β 2 + 1) RE + RTh
          University of Technology                                     Bias Stabilization
          Electrical and Electronic Engineering Department             Lecture Ten - Page 3 of 5
          Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
      For the emitter-stabilized bias circuit, the stability factors are the same as these
obtained above for the voltage-divider bias circuit except that RTh will replaced by RB.
These are:
                         ( β + 1)( RE + RB )
          S ( I CO ) =                                       [10.5a]
                          ( β + 1) RE + RB
                                −β
          S (VBE ) =                                         [10.5b]
                         ( β + 1) RE + RB
                     ( I C 1 / β1 )( RE + RB )
          S (β ) =                                           [10.5c]
                         ( β 2 + 1) RE + RB
S ( I CO ) = β + 1 [10.6a]
                            β
          S (VBE ) = −                                       [10.6b]
                            RB
                     IC 1
          S (β ) =                                           [10.6c]
                     β1
       Finally, for the case of the voltage-feedback bias circuit, the following equation
will result:
                         ( β + 1)( RC + RE + RB )
          S ( I CO ) =                                       [10.7a]
                         ( β + 1)( RC + RE ) + RB
                                    −β
          S (VBE ) =                                         [10.7b]
                         ( β + 1)( RC + RE ) + RB
                     ( I C 1 / β1 )( RC + RE + RB )
          S (β ) =                                           [10.7c]
                      ( β 2 + 1)( RC + RE ) + RB
      University of Technology                                     Bias Stabilization
      Electrical and Electronic Engineering Department             Lecture Ten - Page 4 of 5
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
Example 10-1:
1. Design a voltage-divider bias circuit using a VCC supply of +18 V, and an npn silicon
   transistor with β of 80. Choose RC = 5RE, and set IC at 1 mA and the stability factor
   S(ICO) at 3.8.
2. For the circuit designed in part (1), determine the change in IC if a change in
   operating conditions results in ICO increasing from 0.2 to 10 μA, VBE drops from
   0.7 to 0.5 V, and β increases 25%.
3. Calculate the change in IC from 25o to 75oC for the same circuit designed in part (1),
   if ICO = 0.2 μA and VBE = 0.7 V.
Solution:
                                                                        VCC    + 18V
Part 1:
  VCE = VCC / 2 = 18 / 2 = 9V .                                           RC 7.5kΩ
  VCE = VCC − I C ( RC + RE ) , RC = 5 RE =>                     R1 36kΩ         Co
  9 = 18 − (1m)(5RE + RE ) => RE = 1.5kΩ .                                                vo
                                                              Ci
  RC = 5(1.5k ) = 7.5kΩ .                               vi                    β = 80
  I E ≅ I C = 1mA , VE = I E RE = (1m)(1.5k ) = 1.5V .
  VB = VE + VBE = 1.5 + 0.7 = 2.2V .                             R2 5kΩ
                                                                          RE 1.5kΩ
           R2VCC             R2        VB 2.2
  VB =               =>              =     =           [10.8a]
          R1 + R2          R1 + R2 VCC 18
               ( β + 1)( RE + RTh )
  S ( I CO ) =                        =>                            Fig. 10-1
                ( β + 1) RE + RTh
          (81)(1.5k + RTh )
  3.8 =                        => RTh = 4.4kΩ .
          (81)(1.5k ) + RTh
             RR               R2       R     4.4k
  RTh = 1 2 =>                       = Th =            [10.8b]
           R1 + R2          R1 + R 2    R1    R1
  From Eqs. [10.8a] and [10.8b]:
   4.4k 2.2
          =        => R1 = 36kΩ .
    R1       18
  From Eq. [10.8a]:
       R2         2.2
               =        => R2 = 5kΩ .
  36k + R2 18
  Fig. 10-1 shows the final circuit.
       University of Technology                                              Bias Stabilization
       Electrical and Electronic Engineering Department                      Lecture Ten - Page 5 of 5
       Second Year, Electronics I, 2009 - 2010                               Dr. Ahmed Saadoon Ezzulddin
Part 2:
  S ( I CO ) = 3.8 ,
  ΔI CO = 10 μ − 0.2 μ = 9.8μA .
                         −β                 − 80
  S (VBE ) =                         =                   = −0.635mS ,
                ( β + 1) RE + RTh (81)(1.5k ) + 4.4k
  ΔVBE = 0.5 − 0.7 = −0.2V .
  β 2 = β1 (1 + 25 / 100) = 1.25β1 = 1.25(80) = 100 ,
             ( I C 1 / β1 )( RE + RTh ) (1m / 80)(1.5k + 4.4k )
  S (β ) =                             =                        = 0.473μA ,
                ( β 2 + 1) RE + RTh       (101)(1.5k ) + 4.4k
  Δβ = 100 − 80 = 20 .
  ΔI C = S ( I CO )ΔI CO + S (VBE )ΔVBE + S ( β )Δβ
         = (3.8)(9.8μ ) + (−0.635m)(−0.2) + (0.473μ )(20) = 0.174mA .
Part 3:
  Since ICO, doubles in value for every 10oC increase in temperature.
              ΔT 75 − 25
  Thus N =        =          = 5 , I CO (75 o C ) = 2 N ⋅ I CO (25 o C ) = (2 5 )(0.2 μ ) = 6.4 μA .
              10       10
  ΔI CO = 6.4 μ − 0.2 μ = 6.2 μA .
  Since VBE, decreases about 7.5 mV per 1oC increase in temperature.
  Thus ΔT = 75 − 25 = 50 o C , VBE (25o C ) = 0.7V =>
   VBE (75o C ) = 0.7 − 50(7.5m) = 0.325V .
   ΔI C = S ( I CO )ΔI CO + S (VBE )ΔVBE
        = (3.8)(6.2 μ ) + (−0.635m)(−0.375) = 0.262mA .
Exercises:
2. Discuss and compare (by equations) between the relative levels of stability for the
   following biasing circuits:
    i. the fixed-bias circuit,
    ii. the emitter-stabilized bias circuit,
   iii. the voltage-divider bias circuit, and
   iv. the voltage-feedback circuit.
       University of Technology                                    BJT Switching Circuits
       Electrical and Electronic Engineering Department            Lecture Eleven - Page 1 of 3
       Second Year, Electronics I, 2009 - 2010                     Dr. Ahmed Saadoon Ezzulddin
Basic Concepts:
The application of transistors is not limited solely to the amplification of signals.
Through proper design it can be used as a switch for computer and control applications.
The circuit of Fig. 11-1a can be employed as an inverter in computer logic circuitry.
Note that the output voltage VC is opposite to that applied to the base or input terminal.
In addition, note the absence of a dc supply connected to the base circuit. The only dc
source is connected to the collector or output side and for computer applications is
typically equal to the magnitude of the "high" side of the applied signal-in this case 5V.
                                   VCC + 5V
                                        RC
                                             VC           + 5V
                                                            0V
+ 5V                    RB              +
  0V            Vi                    VCE
                               +
                                        −
                              VBE
                               −
                        (a)                                              (b)
                                                   Fig. 11-1
       Proper design for the inversion process requires that the operating point switch
from cutoff to saturation along the load line depicted in Fig. 11-1b. For our purposes
we will assume that I C = I CEO ≈ 0 mA when I B = 0 μA (an excellent approximation
in light of improving construction techniques), as shown in Fig. 11-1b. In addition, we
will assume that VCE = VCE ( sat ) ≈ 0 V rather than the typical 0.1 to 0.3 V level.
       When Vi = 5 V, the transistor will be "on" and the design must ensure that the
circuit is heavily saturated by a level of IB greater than that associated with the IB
curve appearing near the saturation level.
The base current IB for the circuit of Fig. 11-1a is determined by
                 V − VBE
        IB = i                          [11.1]
                     RB
The saturation level for collector current IC(sat) for the same circuit is defined by
                     V
        I C ( sat ) = CC                [11.2]
                      RC
The level of IB in the active region just before saturation results can be approximated
by the following equation:
                      I C ( sat )
        I B (max) ≅                     [11.3]
                      β
For the saturation level we must therefore ensure that the following is satisfied:
       I B > I B (max)                 [11.4]
       University of Technology                                              BJT Switching Circuits
       Electrical and Electronic Engineering Department                      Lecture Eleven - Page 2 of 3
       Second Year, Electronics I, 2009 - 2010                               Dr. Ahmed Saadoon Ezzulddin
Example 11-1:
Verify that the circuit shown in Fig. 11-2 behaves like an inverter when the input
switches between 0 V and +10 V. Assume that the transistor is silicon and that β = 50.
Example 11-2:
Verify that the circuit shown in Fig. 11-3 is an inverter when the input switches
between 0 V and -5 V. What minimum value of β is required? Assume that the
transistor is silicon.
Solution:
                                     (4)(5k )                                              VCC − 20V
    When Vi = 0V , VB =                       = 0.8V , hence the
                                    20k + 5k
                                                                                               RC 1.6kΩ
    transistor is at cutoff, so that D1 and D2 are on and                         D1 D2
    Vo = −4 − 0.7 − 0.3 = −5V .                                         − 4V                         Vo
    When Vi = −5V , RTh = 5k 20k = 4kΩ ,                                           Si     Ge
                                                                             R1
                 (+4)(5k ) (−5)(20k )                              Vi
     ETh =                   +              = −3.2V ,                        5kΩ
                 20k + 5k 20k + 5k
                                                                                R2 20kΩ
               E − VBE 3.2 − 0.7
     I B = Th                =            = 625μA .
                   RTh             4k                                                   + 4V
    We assume the transistor is at saturation, Vo = 0V ,                           Fig. 11-3
    so that D1 and D2 are off and
                   V          20
     I C ( sat ) = CC =           = 12.5mA ,
                   RC 1.6k
     I B (max) = I C ( sat ) / β = 12.5mA / β .
    For the transistor to be in saturation,
                           I C ( sat ) 12.5m
    I B > I B (max) => β >            =      = 20 .
                              IB        625μ
      University of Technology                                                      BJT Switching Circuits
      Electrical and Electronic Engineering Department                              Lecture Eleven - Page 3 of 3
      Second Year, Electronics I, 2009 - 2010                                       Dr. Ahmed Saadoon Ezzulddin
Exercise:
1. Design the transistor inverter of Fig. 11-4 to operate with a saturation current of
   8 mA using a transistor with a beta of 100. Use a level of IB equal to 120% of
   IB(max) and standard resistor values.
VCC + 5V
                                                                              RC
                              Vi                                                   Vo
                          5                                   RB
                                                     Vi                      β = 100
                          0                  t
Fig. 11-4
2. Verify that the circuit shown in Fig. 11-5 is a positive NAND when the input
   switches between 0 V and +12 V. Neglect source impedance and junction saturation
   voltages and diode voltages in forward direction. Find the minimum value of β.
VCC + 12V
                                                 + 12V             RC     2.2kΩ
                                                                             Vo
                                          R1 15kΩ
                                       D1       R2
                              VA
                                       D2          15kΩ
                              VB
                                                       R3     100kΩ
− 12V
                                                  Fig. 11-5
      University of Technology                                 BJT Modeling and AC Equivalent Circuit
      Electrical and Electronic Engineering Department         Lecture Twelve - Page 1 of 9
      Second Year, Electronics I, 2009 - 2010                  Dr. Ahmed Saadoon Ezzulddin
Basic Concepts:
The key to the transistor small-signal analysis is the use of ac equivalent circuits or
models. A model is the combination of circuit elements, properly chosen, that best
approximates the actual behavior of a semiconductor device (BJT) under specific
operating conditions. Once the ac equivalent circuit has been determined, the graphical
symbol of the device can be replaced in the schematic by this circuit and the basic
methods of ac circuit analysis (mesh analysis, nodal analysis, and Thevenin's theorem)
can be applied to determine the response of the circuit. There are two schools of
thought in prominence today regarding the equivalent circuit to be substituted for the
transistor: hybrid and re model.
       In summary, the ac equivalent circuit of the BJT amplifier is obtained by
(see Fig. 12-1):
1. Setting all dc sources to zero and replacing them by a short-circuit equivalent.
2. Replacing all capacitors by a short-circuit equivalent.
3. Removing all elements bypassed by the short-circuit equivalents introduced by
   stapes 1 and 2.
4. Redrawing the circuit in a more convenient and logical form.
5. Use the hybrid or re equivalent circuit of the BJT to complete the equivalent circuit
   of the amplifier.
6. Finally, the following parameters are determined for the amplifier:
   a. Input impedance (Zi). b. Output impedance (Zo). c. Voltage gain (Av).
   d. Current gain (Ai).       e. Phase relationship (θ).
(a) (b)
                                                         (c)
                                                  Fig. 12-1
        University of Technology                                       BJT Modeling and AC Equivalent Circuit
        Electrical and Electronic Engineering Department               Lecture Twelve - Page 2 of 9
        Second Year, Electronics I, 2009 - 2010                        Dr. Ahmed Saadoon Ezzulddin
Fig. 12-2
where
                Vi
        h11 =                 = hi (Ω) , short-circuit input impedance parameter.
                Ii   Vo =0
                Vi
        h12 =                 = hr (unitless ) , open-circuit reverse transfer voltage ratio parameter.
                Vo   I i =0
                Io
        h21 =                 = h f (unitless ) , short-circuit forward transfer current ratio parameter.
                Ii   Vo =0
                Io
        h22 =                 = ho ( S ) , open-circuit output admittance parameter.
                Vo    Ii =0
From the BJT hybrid equivalent circuit of Fig. 12-3, Eqs. [12.1a] and [12.1b] becomes:
        Vi = hi I i + hrVo                         [12.2a]
        I o = h f I i + hoVo                       [12.2b]
                                                    Fig. 12-3
      University of Technology                                         BJT Modeling and AC Equivalent Circuit
      Electrical and Electronic Engineering Department                 Lecture Twelve - Page 3 of 9
      Second Year, Electronics I, 2009 - 2010                          Dr. Ahmed Saadoon Ezzulddin
         +                   +
                                 Zi           +
                                                                               Zo   +
        VS                  Vi         hrVo                   h f Ii       1 / ho   Vo         RL
         −                   −                −                                     −
Fig. 12-4
Since there are three types of BJT configuration (CE, CC, and CB), there are three
different ways that the input and output can be defined and therefore three
corresponding sets of h-parameters as shown in Table 12-1. If all of the h-parameters
values in one configuration are known, then the values corresponding to any other
configuration can be determined. The common-emitter values of the h-parameters are
the ones most often given.
                                          Table 12-1
                             BJT configuration     h-parameters sets
                         1    Common-Emitter                   hie , hfe , hre , hoe
                         2    Common-Collector                 hic , hfc , hrc , hoc
                         3    Common-Base                      hib , hfb , hrb , hob
(a)
(b)
                                                  Fig. 12-5
      University of Technology                                          BJT Modeling and AC Equivalent Circuit
      Electrical and Electronic Engineering Department                  Lecture Twelve - Page 5 of 9
      Second Year, Electronics I, 2009 - 2010                           Dr. Ahmed Saadoon Ezzulddin
      Table 12-2 lists typical parameter values in each of the three transistor
configurations (CE, CC, and CB) for the broad range of transistors available today.
                                                 Table 12-2
                            h-parameters          CE        CC              CB
                                      hi          1kΩ          1kΩ        20kΩ
                                      hr        2.5×10-4       ≈1        3.0×10-4
                                      hf           50          −50        −0.98
                                      ho         25 μS        25 μS       0.5 μS
                                     1/ho        40 kΩ        40 kΩ       2 MΩ
The parameters hie and hre are determined from the input or base characteristics, while
the parameters hfe and hoe are obtained from the output or collector characteristics as
shown in Fig. 12-6.
               Δvbe                                                     Δvbe
      hie =                          = 1.5kΩ                    hre =                          = 4 × 10− 4
               Δib    VCE =const .
                                                                        Δvce   I B = const .
               Δic                                                      Δic
      h fe =                        = 100                       hoe =                          = 33μS
               Δib   VCE =const .
                                                                        Δvce   I B =const .
                                                  Fig. 12-6
      University of Technology                                               BJT Modeling and AC Equivalent Circuit
      Electrical and Electronic Engineering Department                       Lecture Twelve - Page 6 of 9
      Second Year, Electronics I, 2009 - 2010                                Dr. Ahmed Saadoon Ezzulddin
      For the transistor whose characteristics have appeared in Fig. 12-6, the resulting
hybrid small-signal equivalent circuit is shown in Fig. 12-7.
Fig. 12-7
                                            Table 12-3
                               hxe parameters        Min.                   Max.      Unit
                     Input impedance                        hie   0.5        7.5       kΩ
                     Voltage feedback ratio                 hre   0.1        8.0      ×10-4
                     Small-signal current gain              hfe   20         250        −
                     Output admittance                      hoe   1.0         30       μS
Since hre is normally a relatively small quantity, its removal is approximated by hre ≈ 0
and hreVce = 0, resulting in a short-circuit equivalent for the feedback element. The
resistance determined by 1/hoe is often large enough to be ignored in comparison to a
parallel load permitting its replacement by an open-circuit equivalent for the CE model
as shown in Fig. 12-8.
                                Ib                                Ic    c      Io
                       b
                           +    Zi                                Zo    +
                                                                                      Z o′
                        Vi           hie         h fe I b               Vo           RL
                           −                                            −
                       e
                                                                        e
                                                  Fig. 12-8
       Z i = hie , and Z o = ∞ .
             I                   V   I R     I R          R        Z′
       Ai = c = h fe , and Av = o = − o L = − c L = − h fe L = − Ai o .
             Ib                  Vi  I b hie I b hie      hie      Zi
        University of Technology                                    BJT Modeling and AC Equivalent Circuit
        Electrical and Electronic Engineering Department            Lecture Twelve - Page 7 of 9
        Second Year, Electronics I, 2009 - 2010                     Dr. Ahmed Saadoon Ezzulddin
CB Transistor Configuration:
From Fig. 12-9, the input impedance at the emitter of CB transistor configuration
(dynamic resistance of the forward diode) can de determined by:
               26mV
        re =                                       [12.4]
                 IE
the output impedance at the collector (dynamic resistance of the reverse diode) is:
        ro ≈ ∞
also;
        Z i = re , and Z o = ∞ .
        Vo = − I o RL = −(− I c ) RL = αI e RL , and Vi = I e Z i = I e re =>
              V αR          R
        Av = o = L ≈ L .
               Vi      re    re
                                 I      I
        I c = αI e , and Ai = o = − c =>
                                 Ii     Ie
        Ai = −α ≈ −1 .
(d) (e)
                                                    Fig. 12-9
      University of Technology                                     BJT Modeling and AC Equivalent Circuit
      Electrical and Electronic Engineering Department             Lecture Twelve - Page 8 of 9
      Second Year, Electronics I, 2009 - 2010                      Dr. Ahmed Saadoon Ezzulddin
CE Transistor Configuration:
      I c = βI b , I e = I c + I b = βI b + I b = ( β + 1) I b ≈ βI b , and
      Vbe = I e re ≈ βI b re .
            V V
      Z i = i = be = β ⋅ re .
            Ii Ib
Z o = ro ≈ ∞ .
      Vo = − I o RL = − I c RL = − βI b RL ,
           V       V         βI R        R
      Av = o = o = − b L = − L .
           Vi Vbe            βI b re     re
             I o I c βI b
      Ai =      = =       =β .
             Ii Ib    Ib
                                                 Fig. 12-10
     University of Technology                                            BJT Modeling and AC Equivalent Circuit
     Electrical and Electronic Engineering Department                    Lecture Twelve - Page 9 of 9
     Second Year, Electronics I, 2009 - 2010                             Dr. Ahmed Saadoon Ezzulddin
The hybrid versus re model for CE and CB transistor configurations are shown in
Figs. 12-11 (a) and (b) respectively.
(a)
(b)
Fig. 12-11
The approximate conversion formulas for hybrid and re models for CB and CC
configurations are listed in Table 12-4.
                                                Table 12-4
                 CB Configuration                                 CC Configuration
         hib ≅ hie (1 + h fe ) ≅ re                       hic ≅ hie ≅ βre
         hrb ≅ hie hoe (1 + h fe ) − hre                  hrc ≅ 1 − hre ≅ 1
         h fb ≅ − h fe (1 + h fe ) ≅ −α                   h fc ≅ −(1 + h fe ) ≅ − β
         hob ≅ hoe (1 + h fe )                            hoc ≅ hoe ≅ 1 / ro
Exercise:
Common-Emitter Configuration:
The voltage divider circuit of Fig. 13-1 includes an emitter resistor (RE) that may or
may not be bypassed by an emitter capacitor (CE) in the ac domain.
+ VCC
                                                                           RC C
                                                                                C Io
                                                           R1
                                                                 C
                                         I i CS                             Zo        +         Z o′
                                                           B                          Vo       RL
                                                                                      −
                                                  Zi       Zb
                                  RS              +              E
                                  +               Vi       R2
                                 Vs               −                        RE             CE
                                  −
                                Z in
                                                        Fig. 13-1
Ii b Ib Ic c Io
                          Zi             Zb                                                             Zo         Z o′
             RS            +                      βre           βI b             ro                           +
             +             Vi     R′                                                                   RC Vo      RL
            Vs             −                       hie e        h fe I b         1 / hoe                      −
             −
Z in
Fig. 13-2
Input impedance:
       R′ = R1 R2
       Z b = β re
       Z i = R′ Z b = R′ βre
       Z in = RS + Z i = RS + ( R′ βre )
      University of Technology                                                BJT Small-Signal Analysis
      Electrical and Electronic Engineering Department                        Lecture Thirteen - Page 2 of 12
      Second Year, Electronics I, 2009 - 2010                                 Dr. Ahmed Saadoon Ezzulddin
Output impedance:
     Approximate (neglecting ro);                        Exact (including ro);
     Z o = RC                                            Z o = RC ro
     Z o′ = RL Z o = RL RC                               Z o′ = RL RC ro
Voltage gain:
      Approximate (neglecting ro);                       Exact (including ro);
                                                                R R r
       Vo = − I c Z o′ = − βI b ( RL RC )                Av = − L C o
                                                                    re
            Vi  V
       Ib =    = i
            Z b βre
            V    R R
       Av = o = − L C
            Vi      re
             V V V                Zi
       Avs = o = o ⋅ i = Av ⋅
             Vs Vi Vs         Z i + RS
Current gain:
     Approximate (neglecting ro);                        Exact (including ro);
            I      I I I                                                    βro RC R′
      Ai = o = o ⋅ c ⋅ b                                 Ai =
            Ii Ic Ib Ii                                       [ro + ( RC RL )]( RC + RL )( R′ + βre )
                 RC            R′
          =            ⋅β ⋅
            RC + RL         R′ + Z b
                     βRC R′
          =
            ( RC + RL )( R′ + βre )
             I      I I             RS
      Ais = o = o ⋅ i = Ai ⋅
              I s Ii I s        RS + Z i
As an option:
           V   −I R      I R           R
      Av = o = o L = − o ⋅ L = − Ai ⋅ L
           Vi   Ii Zi    Ii Zi         Zi
           I   − Vo RL    V Z            Z
      Ai = o =         = − o ⋅ i = − Av ⋅ i
           Ii   Vi Z i     Vi RL         RL
Phase relationship:
     The negative sign in the resulting equation for Av reveals that a 180o phase shift
     occurs between the input and output voltage signals.
       University of Technology                                                             BJT Small-Signal Analysis
       Electrical and Electronic Engineering Department                                     Lecture Thirteen - Page 3 of 12
       Second Year, Electronics I, 2009 - 2010                                              Dr. Ahmed Saadoon Ezzulddin
                              Zi          Zb       βre               βI b             Zo             Z o′
                 RS            +                                                             +
                 +             Vi   R′              hie              h fe I b        RC Vo         RL
                                                          e
                Vs             −                                                             −
                 −                                        Ie
                                                          RE
Fig. 13-3
Input impedance:
      Vi = I b βre + I e RE = I b [ βre + ( β + 1) RE ]
             V
       Z b = i = βre + ( β + 1) RE ≈ β (re + RE ) ≈ βRE
             Ib
       Z i = R′ Z b = R′ [ β re + ( β + 1) RE ] ≈ R′ β (re + RE ) ≈ R′ β RE
Output impedance:
     Z o = RC
     Z o′ = RL Z o = RL RC
Voltage gain:
      Vo = − I c Z o′ = − βI b ( RL RC )
           V             Vi
      Ib = i =
           Z b β (re + RE )
      University of Technology                                                   BJT Small-Signal Analysis
      Electrical and Electronic Engineering Department                           Lecture Thirteen - Page 4 of 12
      Second Year, Electronics I, 2009 - 2010                                    Dr. Ahmed Saadoon Ezzulddin
              Vo    R R    R R
       Av =      =− L C ≈− L C
              Vi   re + RE  RE
Current gain:
           I     I I I
      Ai = o = o ⋅ c ⋅ b
            Ii Ic Ib Ii
              RC             R′
         =           ⋅β ⋅
           RC + RL        R′ + Z b
                      βRC R′                       βRC R′
         =                                ≈
           ( RC + RL )[ R′ + β (re + RE )] ( RC + RL )( R′ + β RE )
Phase relationship:
     Vo and Vi are out-of-phase by 180o.
       Z b = hie + (h fe + 1) RE ≈ hie + h fe RE ≈ h fe RE
                h fe ( RL RC )        RL RC
       Av = −                    ≈−
                hie + h fe RE              RE
                         h fe RC R′                    h fe RC R′
       Ai =                                    ≈
              ( RC + RL )( R′ + hie + h fe RE ) ( RC + RL )( R′ + h fe RE )
Common-Base Configuration:
                            I i CS                                     CC I
                                                     E           C          o
                      RS
                                      Zi        Zb                    Zo           Z o′
                                      +                                     +
                                                RE                   RC     Vo
                      +               Vi                     B                   RL
                     Vs               −                                     −
                      −
                                                VEE                   VCC
                                                         Fig. 13-4
       University of Technology                                                 BJT Small-Signal Analysis
       Electrical and Electronic Engineering Department                         Lecture Thirteen - Page 5 of 12
       Second Year, Electronics I, 2009 - 2010                                  Dr. Ahmed Saadoon Ezzulddin
Input impedance:
       Z b = re                               Ii            e Ie                Ic      c          Io
       Z i = RE re [low]
                                                   Zi          Zb                             Zo           Z o′
                                      RS            +
                                                          RE
                                                                     re         αI e         RC Vo
                                                                                                    +
                                                                                                         RL
Output impedance:                     +             Vi
     Z o = RC     [high]             Vs             −                      b                        −
                                      −
     Z o′ = RL RC
                                                                    Fig. 13-5
Voltage gain:
      Vo = I c Z o′ = αI e ( RL RC )
      I e = Vi / re
             α ( R L RC ) R L RC
      Av =                   ≅                     [high]
                    re           re
Current gain:
           I     I I I              RC          RE
      Ai = o = o ⋅ c ⋅ e = −             ⋅α ⋅
           Ii Ic Ie Ii           RC + RL      RE + re
                   αRC RE
         =−                            [less than 1]
             ( RC + RL )( RE + re )
Phase relationship:
     Vo and Vi are in-phase.
                     h fb RC RE
       Ai =                                                         Fig. 13-6
              ( RC + RL )( RE + hib )
       [hfb: -ve quantity]
       University of Technology                                                                          BJT Small-Signal Analysis
       Electrical and Electronic Engineering Department                                                  Lecture Thirteen - Page 6 of 12
       Second Year, Electronics I, 2009 - 2010                                                           Dr. Ahmed Saadoon Ezzulddin
When the output is taken from the emitter terminal of the transistor, an amplifier
circuit is referred to as emitter-follower as shown in Fig. 13-7. The emitter-follower
configuration is frequently used for impedance-matching purposes. It presents a high
impedance at the input and a low impedance at the output. Also, the output voltage is
always slightly less than the input signal with an in-phase relationship between them.
                                                                   + VCC
                                                         RB   C
                                     I i CS
                                                         B
                                               Zi                        CC            Io
                               RS                        Zb
                                                     +        E
                               +                    Vi              Zo             +              Z o′
                               Vs                    −             RE          Vo                RL
                               −                                                   −
Fig. 13-7
Ii b Ib Ic c
                                         Zi              Zb       βre                  βI b
                          RS              +
                           +              Vi    RB                hie                  h fe I b
                                                                        e
                          Vs              −
                           −                                             Ie        Io
                                                                              Zo        +
                                                                        RE             Vo         RL
                                                                                        −
Fig. 13-8
Input impedance:
       R ′ = RL RE
      Vi = I b βre + I e R′ = I b [ βre + ( β + 1) R′]
       Z b = Vi / I b = β re + ( β + 1) R′
           ≈ β (re + R′) ≈ β R′         [high]
       Z i = RB Z b
       University of Technology                                                      BJT Small-Signal Analysis
       Electrical and Electronic Engineering Department                              Lecture Thirteen - Page 7 of 12
       Second Year, Electronics I, 2009 - 2010                                       Dr. Ahmed Saadoon Ezzulddin
Output impedance:
     Vs − I i RS − I b βre − I e R′ = 0       [KVL]
     For the circuit of Fig. 13-9a,                                        RS
                                        VR                                  +                 RB
     RTh = RS RB , and ETh = s B                                          Vs
                                      RS + R B                              −
                                                                                             Thevenin
     where RB >> RS =>
     RTh ≈ RS , ETh ≈ Vs , and I i ≈ I b                                                  (a)
     Vs − I b RS − I b β re − I b ( β + 1) R′ = 0
                                                                   RS / β               re      Ie      Io
                       Vs
     Ib =
           RS + βre + ( β + 1) R′                                  RS / h fe         hie / h fe       Zo +      Z o′
                                                             +                  +
                                 ( β + 1)Vs                  Vs                 Vi                   RE Vo     RL
     I e = ( β + 1) I b =                                    −                  −                        −
                          RS + β re + ( β + 1) R′
                  Vs
         ≈                                                                                (b)
           RS / β + re + R′
                                                                                     Fig. 13-9
       Drawing the circuit to "fit" the above last
       equation will result in the configuration
       of Fig. 13-9b. Thus
       Z o = RE ( RS / β + re )          [low]
       Z o′ = RL Z o
Voltage gain:
           V        I e R′      R′
      Av = o =               =                            [less than 1]
           Vi I e ( R′ + re ) R′ + re
               Vo       R′
       Avs =      =
               Vs R′ + Rs / β + re
Current gain:
           I     I I I               RE                  RB
      Ai = o = o ⋅ e ⋅ b = −              ⋅ ( β + 1) ⋅
           Ii Ie Ib Ii           RE + RL               RB + Z b
                    β RE RB
         ≈−                             [high]
             ( RE + RL )( RB + β R ′)
Phase relationship:
     Vo and Vi are in-phase.
      University of Technology                                                       BJT Small-Signal Analysis
      Electrical and Electronic Engineering Department                               Lecture Thirteen - Page 8 of 12
      Second Year, Electronics I, 2009 - 2010                                        Dr. Ahmed Saadoon Ezzulddin
      Z b = hie + (h fe + 1) R′ ≈ h fe R′
      Z o = RE ( RS + hie ) / h fe
                 R′
      Av =
            R′ + hie / h fe
                       R′
      Avs =
            R′ + ( Rs + hie ) / h fe
                        h fe RE RB
      Ai = −
               ( RE + RL )( RB + h fe R′)
Example 13-1:
For the BJT amplifier circuit of Fig. 13-10 with the following parameters:
VBE = 0.7 V, β = hfe ≈ 250, and ro = 1/hoe ≈ ∞ Ω, determine:
(a) re, and dc output voltage (VC).
(b) hie, Zb, Zi, Zo, and Z o′ .
(c) Av = Vo/Vi, and Ai = Io/Ii.
(d) Avs = Vo / Vs , and ac output voltage (Vo).
VCC + 20V
                                                          RC    3kΩ C
                                                                        C       Io
                                            R1 91kΩ
                                                                                      Z o′
                              I i CS                             Zo         +
                                                                        Vo RL        12kΩ
                                                                            −
                        RS 750Ω        Zi         Zb
                                        +
                        +              Vi R2 10kΩ RE1 180Ω
                       Vs      25mV     −
                        −
                                                         RE 2   820Ω            CE
                                                 Fig. 13-10
      University of Technology                                                    BJT Small-Signal Analysis
      Electrical and Electronic Engineering Department                            Lecture Thirteen - Page 9 of 12
      Second Year, Electronics I, 2009 - 2010                                     Dr. Ahmed Saadoon Ezzulddin
Solution:
Example 13-2:
Design the BJT amplifier circuit shown in Fig. 13-11 to have a voltage gain magnitude
of 4, Zi = 3.37 kΩ, Zo = 3 kΩ, and Z o′ = 2kΩ. Assume that the transistor is silicon
with β = 100 , hie = 1 kΩ, ro = 1/hoe ≈ ∞ Ω, and βRE > 10R2 .
VCC + 20V
                                                             RC C
                                                                  C Io
                                                  R1
                                   I i CS                     Zo     +     Z o′
                                                                     Vo   RL
                                                                     −
                                            Zi    Zb
                             RS             +
                             +              Vi    R2
                            Vs              −                RE
                             −
                                                 Fig. 13-11
      University of Technology                                                BJT Small-Signal Analysis
      Electrical and Electronic Engineering Department                        Lecture Thirteen - Page 10 of 12
      Second Year, Electronics I, 2009 - 2010                                 Dr. Ahmed Saadoon Ezzulddin
Solution:
RC = Z o = 3kΩ , Z o′ = RL RC ⇒ 2k = RL 3k ⇒ RL = 6kΩ .
      Z′            2
Av ≈ o ⇒ 4 ≈           ⇒ RE ≈ 0.5kΩ .
      RE           RE
                                             26mV           26m
hie = β re ⇒ 1k = 100re ⇒ re = 10Ω , re =            ⇒ 10 =      ⇒ I E = 2.6mA .
                                                IE           IE
VE = I E RE = 2.6m(0.5k ) = 1.3V , VB = VE + VBE = 1.3 + 0.7 = 2V .
                     V        R2        2        R2         R2
Q βRE > 10 R2 ⇒ B =                  ⇒     =           ⇒         = 0.1 ----- [a]
                     VCC R1 + R2        20 R1 + R2       R1 + R2
Z b = hie + ( β + 1) RE = 1k + 101(0.5k ) = 51.5kΩ .
Z i = R′ Z b ⇒ 3.37 k = R′ 51.5k ⇒ R′ = 3.6kΩ .
                 RR         3.6k       R2
R′ = R1 R2 = 1 2 ⇒                =          ----- [b]
                R1 + R2      R1     R1 + R2
                           3.6k
From Eqs. [a] and [b]:           = 0.1 ⇒ R1 = 36kΩ .
                            R1
                      R2
From Eq. [a]:               = 0.1 ⇒ R2 = 4kΩ .
                 36k + R2
Example 13-3:
Complete the design of the BJT amplifier circuit shown in Fig. 13-12 for a voltage
gain of 125, Zo = 2.4 kΩ, Z o′ = 2 kΩ. Assume that α = 0.985 , |VBE| = 0.7 V, and
ro = 1/hob ≈ ∞ Ω. Calculate Avs , and Vo.
                                                         VCC   − 9V
                                                               RC
                                                                    CC
                                                                         +     Zo
                                                                Zo       Vo   RL
                                     RS      CS                          −
                        +
                                  20Ω                     +
                                                    Zi
                      Vs        10mV                     Vi    RE
                        −                                 −
                                                         VEE + 4V
                                                  Fig. 13-12
         University of Technology                                                       BJT Small-Signal Analysis
         Electrical and Electronic Engineering Department                               Lecture Thirteen - Page 11 of 12
         Second Year, Electronics I, 2009 - 2010                                        Dr. Ahmed Saadoon Ezzulddin
Solution:
RC = Z o = 2.4kΩ .
Z o′ = RL RC ⇒ 2k = RL 2.4k ⇒ RL = 12kΩ .
       αZ ′           0.985(2k )
Av = o ⇒ 125 =                    ⇒ re = 15.76Ω .
        re                 re
      26mV                26m
re =           ⇒ 15.76 =       ⇒ I E = 1.65mA .
        IE                 IE
       V − VBE 4 − 0.7
RE = EE            =          = 2kΩ .
            IE        1.65m
Z i = re RE = 15.76 2k = 15.64Ω .
               Zi     125(15.64)
Avs = Av            =             = 55 .
           Z i + Rs 15.64 + 20
Vo = Avs ⋅ Vs = 55(10m) = 550mV .
Exercises:
     1. For each one of the circuits shown in Fig. 13-13, write a mathematical expression
        to determine each of the following parameters by using hybrid or re equivalent
        model.
        (a) Zb and Zi.      (b) Zo and Z o′ .     (c) Ai and Av.
+ VCC + VCC
                                          RC
                      RF 1         RF 2        CC I o
                                                                                                  RC
                                                                                       R1
                       CF                  Zo      +         Z o′
        I i CS                                    Vo        RL           I i CS
                                                   −
                 Zi                                                               Zi   Zb              CC I o
RS                            Zb                                    RS
                 +                                                                +
 +               Vi                                                 +             Vi   R2          Zo       +     Z o′
Vs               −                        RE           CE           Vs            −               RE       Vo    RL
 −                                                                  −                                       −
(a) (b)
                                                        Fig. 13-13
    University of Technology                                                                         BJT Small-Signal Analysis
    Electrical and Electronic Engineering Department                                                 Lecture Thirteen - Page 12 of 12
    Second Year, Electronics I, 2009 - 2010                                                          Dr. Ahmed Saadoon Ezzulddin
2. For the common-base amplifier of Fig. 13-14, determine the following parameters
   using the complete hybrid equivalent model and compare the results to these
   obtained using the approximate model.
   (a) Zb and Zi.     (b) Zo and Z o′ .  (c) Ai and Avs . (d) Ai and Ais .
                RS 1kΩ
                                         Zi       Zb                           Zo                         Z o′
                                     +                                                     +
                                 Vi RE         3kΩ                       RC    3kΩ V R
                 +                                                                  o  L                8.2kΩ
                Vs                −
                                                                    VCC
                                                                                           −
                 −
                                    VEE           6V                           12V
Fig. 13-14
3. Complete the design of the BJT amplifier circuit shown in Fig. 13-15 for a voltage
   gain magnitude of 205, Zi =1.5k Ω, and Z o′ = 3.2 kΩ. Assume that β = 100 ,
   VBE = 0.7 V, RF1/RF2 =1.95, and ro = 1/hoe ≈ ∞ Ω. Sketch Vo to the same time
   scale as Vs.
                                                                         VCC     + 10V
                                                                                 RC
                                                            RF 1      RF 2            CC I o
                                                             CF                   Zo           +        Z o′
                                RS       I i CS                                                Vo      RL
                                                                                               −
                               1kΩ                 Zi               Zb
                     +
                                                       +
                     Vs        2Sinwt mV           Vi
                     −
                                                       −
                                                           Fig. 13-15
      University of Technology                                           Frequency Response of BJT Amplifiers
      Electrical and Electronic Engineering Department                   Lecture Fourteen - Page 1 of 8
      Second Year, Electronics I, 2009 - 2010                            Dr. Ahmed Saadoon Ezzulddin
For the high-pass filter circuit of Fig. 14-1a, the output and the input voltages are
related by the voltage-divider rule in the following manner:
              RVi
       Vo =           ,
            R + XC
with the magnitude of Vo determined by
                R ⋅ Vi
       Vo =                .
                 2       2
               R + XC
For special case where XC = R,
              1
       Vo =      Vi , and
               2
             V       1
        Av = o =          = 0.707 X = R .
             Vi        2           C
In "deciBel" (dB):
                                                1
      G (dB) = 20 log 10 Av = 20 log10             = −3dB .
                                                 2
C Av , G ( dB)
                                                        1,0dB
       +                           +
                                                   0.707,−3dB
      Vi                     R    Vo
       −                           −
                                                                                              f (Hz )
                                                                    fL
                       (a)                                                     (b)
                                                  Fig. 14-1
                1
       fL =                      fL: the low-cutoff frequency.
              2πRC
      University of Technology                                              Frequency Response of BJT Amplifiers
      Electrical and Electronic Engineering Department                      Lecture Fourteen - Page 2 of 8
      Second Year, Electronics I, 2009 - 2010                               Dr. Ahmed Saadoon Ezzulddin
       The Capacitors CS, CC, and CE will determine the lower-cutoff frequency (fL)
of the loaded voltage divider BJT bias configuration shown in Fig. 14-2, but the results
can be applied to any BJT configuration.
                                                                                           Re
                        1
       f LC   =                                                              Fig. 14-2
                2π ( RL + Ro )CC
where Ro = RC 1 / hoe .
                   1
       f LE =
                2πRe C E
                    RS′ + hie
where Re = RE                 , and
                     h fe + 1
       RS′ = RS R′ .
       f L = Max.[ f LS , f LC , f LE ]
         University of Technology                                                    Frequency Response of BJT Amplifiers
         Electrical and Electronic Engineering Department                            Lecture Fourteen - Page 3 of 8
         Second Year, Electronics I, 2009 - 2010                                     Dr. Ahmed Saadoon Ezzulddin
C M i = (1 − Av )C F
I2 ZF CF
          Ii    I1                            Io                             Ii                                Io
     +                           Vo                    +                +                       Vo                  +
    Vi Z i      Ri        Av =          Ro    Zo V
                                                        o
                                                                        Vi        CM i   Av =         CM o       Vo
     −                           Vi                    −                −                       Vi                  −
                          (a)                                                              (b)
                                                            Fig. 14-3
In a similar way,
        1     1              1                     RF
            =     +                   => RM o =            , and
       Z o Ro Z F /(1 − 1 / Av )                1 − 1 / Av
                   X CF            1
       X CM =               =                 =>
            o   1 − 1 / Av ω (1 − 1 / Av )C F
       C M o = (1 − 1 / Av )C F
A frequency response of the low-pass filter circuit of Fig. 14-4a is given by Fig. 14-4b,
where the high-cutoff frequency is determined from:
                1
       fH =                       fH: the high-cutoff frequency.
              2πRC
                                                                        Av , G ( dB)
                   R
                                                            1,0dB
       +                              +
                                                       0.707,−3dB
      Vi                     C        Vo
       −                              −
                                                                                                     f (Hz )
                                                                                         fH
                           (a)                                                           (b)
                                                      Fig. 14-4
       At the high-frequency end, there are two factors that will define the -3 dB point:
the circuit capacitance (parasitic and introduced) and the frequency dependence of hfe.
                                                                RC
                                           R1   Cbc                      CC
                                                            C
                                 CS
                                                  B
                                                                          Cce
                       RS                                   E                          CWo     RL
                       +                   R2    Cbe
                    Vs                                          RE         CE
                       −                              CWi
                                                      Fig. 14-5
      University of Technology                                               Frequency Response of BJT Amplifiers
      Electrical and Electronic Engineering Department                       Lecture Fourteen - Page 5 of 8
      Second Year, Electronics I, 2009 - 2010                                Dr. Ahmed Saadoon Ezzulddin
      The high-frequency equivalent model for the amplifier circuit of Fig. 14-5
appears in Fig. 14-6. Note the absence of the capacitors CS, CC, and CE, which are all
assumed to be in the short circuit state at these frequencies.
                            RS
                                                                                               Vo
                   +
                  Vs                    Ri          Ci      βI b    Ro        RL          Co
                   −
                                        RThi                                  RTho
                       +                                    +
                   EThi                        Ci         ETho                       Co
                       −                                    −
Fig. 14-6
                   1
       f Hi =
                2πRThi Ci
                   1
       f Ho =
                2πRTho Co
       f H = Min.[ f H i , f H o ]
      University of Technology                                           Frequency Response of BJT Amplifiers
      Electrical and Electronic Engineering Department                   Lecture Fourteen - Page 6 of 8
      Second Year, Electronics I, 2009 - 2010                            Dr. Ahmed Saadoon Ezzulddin
The beta cutoff frequency (fβ) is another important transistor cutoff frequency. The fβ,
the frequency where the β of the transistor drop to 0.707 of its low-frequency value,
is given by
                      1
       fβ ≅
              2πβre (Cbe + Cbc )
f β = fα (1 − α )
Example 14-1:
For the BJT amplifier circuit shown in Fig. 14-7, with the following parameters:
Cbe = 36 pF, Cbc = 4 pF, Cce = 1 pF, CWi = 6 pF, CWo = 8 pF, and ro = 1/hoe = ∞ Ω.
  1. Determine fL, fH, BW, fβ, and fT.
  2. Sketch the frequency response.
                                                         VCC + 20V
                                                         RC   4kΩ C
                                                                    C
                                          R1 40kΩ
                                 CS                                1μF
                                                              β = 100      RL    2.2kΩ
                    RS 1kΩ 10 μF
                    +                     R2 10kΩ
                   Vs                                    RE 2kΩ C E        20μF
                    −
                                                  Fig. 14-7
         University of Technology                                    Frequency Response of BJT Amplifiers
         Electrical and Electronic Engineering Department            Lecture Fourteen - Page 7 of 8
         Second Year, Electronics I, 2009 - 2010                     Dr. Ahmed Saadoon Ezzulddin
Solution:
                                                            1
The beta cutoff frequency, f β =
                                                    2πβre (Cbe + Cbc )
                                                                 1
                                                  =                              = 2.52 MHz .
                                                    2π (100)(15.76)(36 p + 4 p )
The frequency response for the low- and high-frequency regions, bandwidth, beta
cutoff frequency, and gain-bandwidth product frequency are shown in Fig. 14-8.
                                    Av
                                   Avmid
                                           dB
                                   f LS f LC     f LE                          f Hi    fβ               fT
                               1      10        100     1k        10k   100k    1M     10M 100M
                           0
             - 3 dB                                                                                           f (log scale)
                          -5                            fL               fH                 f Ho
                      - 10
                                                                  BW
- 15
Fig. 14-8
Exercise:
For the BJT amplifier circuit of Fig. 14-9, determine the lower- and higher-cutoff
frequencies.
                                                Cbc = 18 pF
                                                Cbe = 24 pF                    CWi = 8 pF
                                                Cce = 12 pF                    CWo = 10 pF
                                       CS                                                          CC
                                                                   β = 80
                                  10 μF                                                        10 μF
                  RS           0.1kΩ    RE               1.2kΩ                    RC    3.3kΩ
                      +
                                                                                                         RL     4.7 kΩ
                  Vs                        VEE              4V                VCC          16V
                      −
Fig. 14-9