Skip to content
View Crosshairs's full-sized avatar

Highlights

  • Pro

Block or report Crosshairs

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don’t include any personal information such as legal names or email addresses. Markdown is supported. This note will only be visible to you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

Ariane is a 6-stage RISC-V CPU

SystemVerilog 156 27 Updated Dec 4, 2019
SystemVerilog 31 9 Updated Aug 8, 2020

The root repo for lowRISC project and FPGA demos.

SystemVerilog 601 145 Updated Aug 3, 2023

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,860 725 Updated Apr 14, 2026

This is the top-level project for the PULPissimo Platform. It instantiates a PULPissimo open-source system with a PULP SoC domain, but no cluster.

SystemVerilog 475 195 Updated Apr 16, 2026

Convolution visualizations

JavaScript 1 Updated Oct 27, 2023

This is a paper list about the most important techs and some hard core knowledge about ray tracing.

27 1 Updated Dec 23, 2022

Simple Path Tracer on an FPGA

SystemVerilog 34 2 Updated Aug 29, 2021

GPGPU processor supporting RISCV-V extension, developed with Chisel HDL

Scala 895 119 Updated Apr 27, 2026

Vulkan-Sim is a GPU architecture simulator for Vulkan ray tracing based on GPGPU-Sim and Mesa.

C++ 78 15 Updated Jan 31, 2025

A Vim plugin to colorize all text in the form #rrggbb or #rgb.

Vim Script 352 28 Updated Jan 3, 2022

Indent & syntax script for Verilog and SystemVerilog

Vim Script 1 1 Updated Feb 22, 2014

verilog filetype plugin to enable emacs verilog-mode autos

Vim Script 17 15 Updated Apr 24, 2022

Silicon-validated SoC implementation of the PicoSoc/PicoRV32

Verilog 291 75 Updated Jul 28, 2020

GPGPU-Sim provides a detailed simulation model of contemporary NVIDIA GPUs running CUDA and/or OpenCL workloads. It includes support for features such as TensorCores and CUDA Dynamic Parallelism as…

C++ 1,628 645 Updated Feb 15, 2025

Xv6 for RISC-V

C 9,562 3,900 Updated Dec 17, 2025

The RIFFA development repository

Verilog 869 346 Updated Jun 11, 2024

A template project for beginning new Chisel work

Shell 697 201 Updated Feb 24, 2026

Deep Reinforcement Learning of Analog Circuit Designs

Python 132 45 Updated Jun 12, 2023

A very simple and easy to understand RISC-V core.

C 1,462 237 Updated Nov 9, 2023

An open source GPU based off of the AMD Southern Islands ISA.

Verilog 1,367 273 Updated Aug 18, 2025

GPGPU microprocessor architecture

C 2,189 373 Updated Nov 8, 2024

Open source process design kit for usage with SkyWater Technology Foundry's 130nm node.

Python 3,498 457 Updated Oct 28, 2024

Tcl Debug extension for VS Code

Tcl 27 8 Updated Jul 8, 2023

Google Research

Jupyter Notebook 37,815 8,396 Updated Apr 28, 2026

DRAMSim2: A cycle accurate DRAM simulator

C++ 295 159 Updated Nov 11, 2020

Python-based hardware modeling framework

Python 246 81 Updated Oct 27, 2019

Yosys Open SYnthesis Suite

C++ 4,419 1,071 Updated Apr 28, 2026

A collection of classes providing simple hardware specification, simulation, tracing, and testing suitable for teaching and research. Simplicity, usability, clarity, and extensibility are the overa…

Python 299 92 Updated Apr 22, 2026
Next