Skip to content
View aabbdev's full-sized avatar

Block or report aabbdev

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

17 stars written in Verilog
Clear filter

An FPGA-based USB 1.1 (full-speed) device core to implement USB-serial, USB-camera, USB-audio, USB-hid, etc. It requires only 3 FPGA common IOs rather than additional chips. 基于FPGA的USB 1.1 (full-sp…

Verilog 831 137 Updated Dec 6, 2024

CNN acceleration on virtex-7 FPGA with verilog HDL

Verilog 465 138 Updated Feb 27, 2018

Tiny ASIC implementation for "The Era of 1-bit LLMs All Large Language Models are in 1.58 Bits" matrix multiplication unit

Verilog 169 12 Updated Apr 19, 2024

A very primitive but hopefully self-educational CPU in Verilog

Verilog 150 35 Updated Jan 21, 2015

5-stage pipelined 32-bit MIPS microprocessor in Verilog

Verilog 135 15 Updated Apr 3, 2020

A single-wire bi-directional chip-to-chip interface for FPGAs

Verilog 123 16 Updated Jul 7, 2016

UART -> AXI Bridge

Verilog 63 20 Updated Jul 1, 2021

The Original Nintendo Gameboy in Verilog

Verilog 59 8 Updated Dec 12, 2014

A 2D convolution hardware implementation written in Verilog

Verilog 50 15 Updated Dec 21, 2020

Verilog RTL Design

Verilog 45 8 Updated Sep 4, 2021

Verilog for ASIC Design

Verilog 31 1 Updated Sep 13, 2021

KISCV, a KISS principle riscv32i CPU

Verilog 26 1 Updated Jan 11, 2025

Verilog Generation with Reinforcement Learning

Verilog 9 1 Updated Jul 15, 2025

DDR2 Memory Controller fit into a low-end CPLD

Verilog 6 1 Updated Jun 17, 2024

5 Cycle-accurate Implementation of a pipelined MIPS processor

Verilog 3 2 Updated Oct 13, 2015

Verilog model of an asynchronous RISCV CPU

Verilog 1 Updated Dec 31, 2020