Skip to content
View dominiksalvet's full-sized avatar

Block or report dominiksalvet

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

Showing results

RVX HAL — Hardware Abstraction Layer for the RVX Microcontroller

C 1 Updated Dec 17, 2025

RISC-V Scratchpad

C++ 72 11 Updated Nov 18, 2022

SystemVerilog/Verilog support for vscode using Ctags

TypeScript 37 6 Updated Sep 19, 2025

Dual-issue RV64IM processor for fun & learning

Verilog 64 9 Updated Jul 4, 2023

RISC-V Formal Verification Framework

Verilog 620 103 Updated Apr 6, 2022

🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.

VHDL 1,932 300 Updated Dec 16, 2025

Web-based RISC-V superscalar simulator

Java 18 2 Updated Mar 23, 2025

A minimal GPU design in Verilog to learn how GPUs work from the ground up

SystemVerilog 8,988 702 Updated Aug 18, 2024

SCR1 is a high-quality open-source RISC-V MCU core in Verilog

SystemVerilog 947 326 Updated Nov 15, 2024

32-bit Superscalar RISC-V CPU

Verilog 1,152 200 Updated Sep 18, 2021

Guide for hacking your reMarkable tablet

CSS 89 21 Updated Dec 13, 2025

RISC-V Nox core

C 70 10 Updated Jul 22, 2025

RISC-V Processor written in Amaranth HDL

Python 39 5 Updated Jan 21, 2022

Open-source RISC-V microcontroller for embedded and FPGA applications

Verilog 189 25 Updated Dec 15, 2025

VeeR EH1 core

SystemVerilog 915 233 Updated May 29, 2023

Hardened RISC-V core

Assembly 12 4 Updated Nov 9, 2025

uBlock Origin - An efficient blocker for Chromium and Firefox. Fast and lean.

JavaScript 60,436 3,863 Updated Dec 18, 2025

A brief computer graphics / rendering course

C++ 22,961 2,192 Updated Nov 21, 2025

Use ripgrep to find TODO tags and display the results in a tree view

JavaScript 1,688 160 Updated Apr 13, 2024

HDL support for VS Code

TypeScript 344 84 Updated Dec 19, 2025

Simple DirectMedia Layer

C 14,310 2,508 Updated Dec 17, 2025

Useful CMake Examples

CMake 13,031 2,552 Updated Feb 28, 2024

🖥️ Show current CPU usage, memory usage and net speed on panel

JavaScript 51 15 Updated Jun 25, 2024

A GNOME Shell extenesion to hide Universal Access icon from the status bar

JavaScript 21 3 Updated Sep 6, 2025

Mute/Unmute Gnome extension

JavaScript 9 1 Updated Oct 6, 2025

A live viewer for reMarkable written in PyQt5

Python 802 68 Updated Oct 8, 2025

Kronos is a 3-stage in-order RISC-V RV32I_Zicsr_Zifencei core geared towards FPGA implementations

SystemVerilog 76 11 Updated May 15, 2023

Chrome extension to return youtube dislikes

JavaScript 13,417 601 Updated Dec 12, 2025

Verilator open-source SystemVerilog simulator and lint system

SystemVerilog 3,242 730 Updated Dec 19, 2025

🌊 Digital timing diagram rendering engine

JavaScript 3,305 393 Updated Jul 10, 2025
Next