Skip to content
View dpretet's full-sized avatar
:octocat:
:octocat:

Block or report dpretet

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

34 stars written in SystemVerilog
Clear filter

A minimal GPU design in Verilog to learn how GPUs work from the ground up

SystemVerilog 8,863 696 Updated Aug 18, 2024

OpenTitan: Open source silicon root of trust

SystemVerilog 3,011 910 Updated Nov 9, 2025

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,661 660 Updated Sep 19, 2025

Official repository of the AWS EC2 FPGA Hardware and Software Development Kit

SystemVerilog 1,616 531 Updated Nov 4, 2025

AXI SystemVerilog synthesizable IP modules and verification infrastructure for high-performance on-chip communication

SystemVerilog 1,399 319 Updated Oct 27, 2025

Send video/audio over HDMI on an FPGA

SystemVerilog 1,212 131 Updated Feb 3, 2024

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

SystemVerilog 1,136 480 Updated May 26, 2025

RSD: RISC-V Out-of-Order Superscalar Processor

SystemVerilog 1,122 109 Updated Oct 23, 2025

SCR1 is a high-quality open-source RISC-V MCU core in Verilog

SystemVerilog 939 310 Updated Nov 15, 2024

VeeR EH1 core

SystemVerilog 904 234 Updated May 29, 2023

A directory of Western Digital’s RISC-V SweRV Cores

SystemVerilog 872 134 Updated Mar 26, 2020

A Linux-capable RISC-V multicore for and by the world

SystemVerilog 744 194 Updated Nov 8, 2025

Common SystemVerilog components

SystemVerilog 671 182 Updated Oct 28, 2025

The root repo for lowRISC project and FPGA demos.

SystemVerilog 600 148 Updated Aug 3, 2023

Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.

SystemVerilog 539 144 Updated Oct 21, 2025

AXI, AXI stream, Ethernet, and PCIe components in System Verilog

SystemVerilog 453 80 Updated Nov 7, 2025

AMBA AXI VIP

SystemVerilog 426 119 Updated Jun 28, 2024

Tile based architecture designed for computing efficiency, scalability and generality

SystemVerilog 273 71 Updated Sep 24, 2025

4 stage, in-order, compute RISC-V core based on the CV32E40P

SystemVerilog 245 53 Updated Nov 6, 2024
SystemVerilog 208 65 Updated Mar 6, 2025

RaveNoC is a configurable HDL NoC (Network-On-Chip) suitable for MPSoCs and different MP applications

SystemVerilog 179 38 Updated Nov 18, 2024

An AXI4 crossbar implementation in SystemVerilog

SystemVerilog 178 31 Updated Sep 2, 2025

Zcash FPGA acceleration engine

SystemVerilog 129 48 Updated Sep 10, 2020

SHA256 in (System-) Verilog / Open Source FPGA Miner

SystemVerilog 82 26 Updated Mar 10, 2018

Repository gathering basic modules for CDC purpose

SystemVerilog 55 9 Updated Dec 31, 2019

RISCV CPU implementation in SystemVerilog

SystemVerilog 32 6 Updated Oct 1, 2025

Adding UVM support to Icarus Verilog (and Verilator in near future) by taking a step-by-step, bottom-up approach.

SystemVerilog 24 41 Updated Dec 27, 2022
SystemVerilog 21 13 Updated Jul 28, 2016

SystemVerilog Logger

SystemVerilog 18 2 Updated Sep 30, 2025

A synthesizable picmicro-midrange clone for FPGAs

SystemVerilog 12 3 Updated Nov 8, 2019
Next