Game built using Logic and Verilog on a BASYS2 board.
-
Updated
Jun 11, 2019 - Verilog
Game built using Logic and Verilog on a BASYS2 board.
Using a linear feedback shift register (LFSR), design a pseudorandom binary sequence (PRBS) generator.
A carry select adder is an arithmetic combinational logic circuit which adds two N- bit binary numbers and outputs their N-bit binary sum and a 1-bit carry.
VARILAG LAGIK
A digital design for the SPI protocol, delivered as a project for the logic design course
Carry Select Adder Using verilog
Combinational Multiplier Using verilog
modelled encryption-decryption module using verilog. Given a text file, it can be encrypted using encryptor and can be decrypted later using decryptor.
this is a college project of making SPI interface using verilog
11020EECS101002
EECS207001
2021 Fall EECS-2070 by Prof. 李濬屹 Team37 with @schdoel
MK-LMC SIGANFU Tactical Power Armor - Final Verilog Project of Logic Design
An AES encryption and decryption project that follows SPI (Serial Peripheral Interface) specification. Implemented in Verilog
Created AMD-Am2901 chip clone (4-bit ALU) with Cadence Virtuoso from a transistor level, manually creating datapath and generating control via CAD. Skills employed: Cadence Virtuoso, Logic (VLSI) Design, Verilog
This repo is for my IEEE ASU Student Branch Digital IC Design workshop, an introduction to digital design using Verilog, this is a documentation of my tasks.
Quartus Lab assignments of NTU EE's switching circuit and logic design course (2023 fall).
Add a description, image, and links to the logic-design topic page so that developers can more easily learn about it.
To associate your repository with the logic-design topic, visit your repo's landing page and select "manage topics."