sky130
Here are 28 public repositories matching this topic...
Fully-differential asynchronous non-binary 12-bit SAR-ADC in SKY130, free to re-use under Apache-2.0 license
-
Updated
Mar 13, 2025 - Verilog
Fully-differential asynchronous non-binary 12-bit SAR-ADC
-
Updated
Jun 13, 2023 - Verilog
"High density" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Feb 22, 2023 - Verilog
"Low power" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
"High density, low leakage" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
"Low speed" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
"Medium speed" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
"High speed" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
"High voltage" digital standard cells for SKY130 provided by SkyWater.
-
Updated
Apr 23, 2021 - Verilog
Mixed Signal Circuit Design and Simulation Marathon under very Good category Article: https://www.linkedin.com/pulse/mixed-signal-simulation-marathon-using-esim-sky130-kannan-moudgalya/?trackingId=PLrgw35VThqQ5QB
-
Updated
Oct 8, 2022 - Verilog
Implementation of a Ring Oscillator-based Physically Unclonable Function (PUF) in Sky130, with 8 bits of Challenge-Response Pairs (CRP)
-
Updated
Jun 12, 2024 - Verilog
Improve this page
Add a description, image, and links to the sky130 topic page so that developers can more easily learn about it.
Add this topic to your repo
To associate your repository with the sky130 topic, visit your repo's landing page and select "manage topics."