TLC 7225
TLC 7225
    D
                                                                                                                    DGND       7       18    A1
           Binary Input Coding
                                                                                                                     LDAC      8       17    WR
                                                                                                                 (MSB) DB7     9       16    DB0 (LSB)
 applications                                                                                                          DB6     10      15    DB1
    D      Process Control                                                                                             DB5     11      14    DB2
    D      Automatic Test Equipment                                                                                    DB4     12      13    DB3
    D      Automatic Calibration of Large System
           Parameters e.g., Gain/Offset
description
         The TLC7225 consists of four 8-bit voltage-output digital-to-analog converters (DACs), with output buffer
         amplifiers and interface logic with double register-buffering.
         Separate on-chip latches are provided for each of the DACs. Data is transferred into one of these data latches
         through a common 8-bit TTL/CMOS-compatible (5 V) input port. Control inputs A0 and A1 determine which DAC
         is loaded when WR goes low. Only the data held in the DAC registers determines the analog outputs of the
         converters. The double register buffering allows simultaneous update of all four outputs under control of LDAC.
         All logic inputs are TTL- and CMOS-level compatible and the control logic is speed compatible with most 8-bit
         microprocessors. Each DAC includes an output buffer amplifier capable of driving up to 5 mA of output current.
         The TLC7225 performance is specified for input reference voltages from 2 V to VDD – 4 V with dual supplies.
         The voltage-mode configuration of the DACs allow the TLC7225 to be operated from a single power-supply rail
         at a reference of 10 V.
         The TLC7225 is fabricated in a LinBiCMOS process that has been specifically developed to allow high-speed
         digital logic circuits and precision analog circuits to be integrated on the same chip. The TLC7225 has a common
         8-bit data bus with individual DAC latches. This provides a versatile control architecture for simple interface to
         microprocessors. All latch-enable signals are level triggered.
         Combining four DACs, four operational amplifiers, and interface logic into a small, 0.3-inch wide, 24-terminal
         SOIC allows significant reduction in board space requirements and offers increased reliability in systems using
         multiple converters. The pinout optimizes board layout with all of the analog inputs and outputs at one end of
         the package and all of the digital inputs at the other.
         The TLC7225C is characterized for operation from 0°C to 70°C. The TLC7225I is characterized for operation
         from – 25°C to 85°C.
                    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
                    Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
                                                        AVAILABLE OPTIONS
                                                     PACKAGED DEVICES
                                                                    SMALL OUTLINE
                                                   TA
                                                                        (DW)
                                               0°C to 70°C            TLC7225CDW
                                              – 25°C to 85°C          TLC7225IDW
schematic of outputs
Output
100 µA 450 µA
VSS
                                                              Terminal Functions
        TERMINAL
                              I/O                                                       DESCRIPTION
   NAME            NO.
 AGND                6               Analog ground
 A0, A1           18, 19        I    DAC select inputs
 DGND                7               Digital ground
 DB0 – DB7        9 – 16        I    Digital DAC data inputs
 LDAC                8               Load DAC. A high level simultaneously loads all four DAC registers. DAC registers are transparent when LDAC
                                     is low.
 OUTA                2         O     DACA output
 OUTB                1         O     DACB output
 OUTC               24         O     DACC output
 OUTD               23         O     DACD output
 REFA                5          I    Voltage reference input to DACA
 REFB                4          I    Voltage reference input to DACB
 REFC                21         I    Voltage reference input to DACC
 REFD                20         I    Voltage reference input to DACD
 VDD                22               Positive supply voltage
 VSS                 3               Negative supply voltage
 WR                 17          I    Write input selects DAC transparency or latch mode
absolute maximum ratings over operating free-air temperature range (unless otherwise note)†
       Supply voltage range, VDD: to AGND or DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 17 V
                                    to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to 24 V
       Supply voltage range, VSS: to AGND or DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 7 V to VDD
       Voltage range between AGND and DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to VDD
       Input voltage range, VI (to DGND) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to VDD + 0.3 V
       Reference voltage range, Vref (to AGND) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to VDD
       Output voltage range, VO (to AGND) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VSS to VDD
       Continuous total power dissipation at (or below) TA = 25°C (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . 500 mW
       Operating free-air temperature range: C suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
                                                I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 85°C
       Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
       Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
  functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
  implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Output voltages may be shorted to AGND provided that the power dissipation of the package is not exceeded. Typically short circuit
               current to AGND is 50 mA.
           2. For operation above TA = 75°C derate linearly at the rate of 2.0 mW/°C.
dual power supply over recommended supply and reference voltage ranges, AGND = DGND = 0 V (unless
otherwise noted)
                          PARAMETER                                               TEST CONDITIONS              MIN     TYP   MAX     UNIT
II      Input current, digital                                          VI = 0 or VDD                                          ±1     µA
IDD     Supply current, VDD                                             VI = VIL or VIH, No load                        10      16    mA
ISS     Supply current, VSS                                             VI = VIL or VIH, No load                         4      10    mA
        Power supply sensitivity                                        ∆VDD = ± 5%                                           0.01   %/%
Ci      Input capacitance          Digital inputs                                                                                8    pF
single power supply, VDD = 14.25 V to 15.75 V, VSS = AGND = DGND = 0 V, Vref (A, B, C, D) = 10 V
                          PARAMETER                                               TEST CONDITIONS              MIN     TYP   MAX     UNIT
II      Input current, digital                                          VI = 0 or VDD                                          ±1     µA
IDD     Supply current, VDD                                             VI = VIL or VIH, No load                         5      13    mA
        Power supply sensitivity                                        ∆VDD = ± 5%                                           0.01   %/%
Ci      Input capacitance          Digital inputs                                                                                8    pF
single power supply, VDD = 14.25 V to 15.75 V, VSS = AGND = DGND = 0 V, Vref(A, B, C, D) = 10 V (unless otherwise
noted)
                                   PARAMETER                                             TEST CONDITIONS          MIN    TYP     MAX    UNIT
        Slew rate                                                                                                   2                    V/µs
                                                Positive full scale                                                                5
 ts     Settling time to 1/2 LSB                                                                                                          µs
                                                Negative full scale                                                               20
        Resolution                                                                                                          8            Bits
        Total unadjusted error                                                                                                    ±2     LSB
 EFS    Full-scale error                                                                                                          ±2     LSB
                                                                                        VDD = 14 V to 16.5 V,
                                                Full-scale error                                                         ± 20           ppm/°C
        Temperature coefficient of g
                                   gain                                                 Vref(A, B, C, D) = 10 V
                                                Zero-code error                                                          ± 50           µV/°C
        Differential nonlinearity error (DNL)                                                                                     ±1     LSB
        Digital crosstalk or feedthrough glitch impulse area                                                               50           nV– s
WR 0V
                                                                                                                                                                          tw2
                                                                                                                                                                                            VDD
                                             LDAC
                                                                                              th(DW)                                                                                        0V
                                                              tsu(DW)
                                                                                                                                                                                            VDD
                                                                                 Data
                                          Data In
                                                                                 Valid
                                                                                                                                                                                            0V
                                          NOTES: A. tr = tf = 20 ns over VDD range.
                                                 B. The timing-measurement reference level is equal to VIH + VIL divided by 2.
                                                 C. If LDAC is activated prior to the rising edge of WR, then it must remain low for at least tw2 after WR
                                                    goes high.
TYPICAL CHARACTERISTICS
                                                 Limiting
                                                                                                                                             500
                                                                                                                                                       VSS = – 5 V
                              50
                                                                                                                                             400
                               0                                                                                                                            VSS = 0
                                                                                                                                             300
                            – 0.1
                                         TA = 25°C                                                                                           200
                            – 0.2        VSS = – 5 V
                                         DB0– DB7 = 0 V
                            – 0.3                                                                                                            100
                                                                      Sinking
                                                                      Current Source
                            – 0.4                                                                                                             0
                                    –2              –1          0               1             2                                                    0    1     2       3    4    5   6   7        8   9   10
                                                     VO – Output Voltage – V                                                                                      VO – Output Voltage – V
Figure 2 Figure 3
APPLICATION INFORMATION
specification ranges
     For the TLC7225 to operate to rated specifications, the input reference voltage must be at least 4 V below the
     power supply voltage at the VDD terminal. This voltage differential is the overhead voltage required by the output
     amplifiers.
     The TLC7225 is specified to operate over a VDD range from 12 V ± 5% to 15 V ± 10% (i.e., from 11.4 V to 16.5 V)
     with a VSS of – 5 V ± 10%. Operation is also specified for a single supply with a VDD of 15 V ± 5%. Applying a
     VSS of – 5 V results in improved zero-code error, improved output sink capability with outputs near AGND, and
     improved negative-going settling time.
     Performance is specified over the range of reference voltages from 2 V to (VDD – 4 V) with dual supplies. This
     allows a range of standard refence generators to be used such as the TL1431, with an adjustable 2.5-V bandgap
     reference. Note that an output voltage range of 0 V to 10 V requires a nominal 15 V ± 5% power supply voltage.
DAC section
     The TLC7225 contains four, identical, 8-bit voltage-mode DACs. Each converter has a separate reference input.
     The output voltages from the converters have the same polarity as the reference voltages, thus allowing single
     supply operation.
     The simplified circuit diagram for channel A is shown in Figure 4. Note that AGND (terminal 6) is common to
     all four DACs.
                                                                                           _
                                            R                 R            R                      OUTA
                                                                                           +
2R 2R 2R 2R 2R
REFA
                     AGND
                                                                        Shown For All 1s On DAC
     The input impedance at any of the reference inputs is code dependent and can vary from 1.4 kΩ minimum to
     an open circuit. The lowest input impedance at any reference input occurs when that DAC is loaded with the
     digital code 01010101. Therefore, it is important that the reference source presents a low output impedance
     under changing load conditions. The nodal capacitance at the reference terminals is also code dependent and
     typically varies from 60 pF to 300 pF.
     Each OUTx terminal can be considered as a digitally programmable voltage source with an output voltage of:
          VOUTx = Dx    × VREFx
          where Dx is the fractional representation of the digital input code and can vary from 0 to 255/256.
     The output impedance is that of the output buffer amplifier.
APPLICATION INFORMATION
output buffer
    Each voltage-mode DAC output is buffered by a unity-gain noninverting amplifier. This buffer amplifier is capable
    of developing 10 V across a 2-kΩ load and can drive capacitive loads of 3300 pF.
    The TLC7225 can be operated as a single or dual supply; operating with dual supplies results in enhanced
    performance in some parameters which cannot be achieved with a single-supply operation. In a single supply
    operating (VSS = 0 V = AGND) the sink capability of the amplifier, which is normally 400 µA, is reduced as the
    output voltage nears AGND. The full sink capability of 400 µA is maintained over the full output voltage range
    by tying VSS to – 5 V. This is indicated in Figure 3.
    Settling time for negative-going output signals approaching AGND is similarly affected by VSS. Negative-going
    settling time for single supply operation is longer than for dual supply operation. Positive-going settling-time is
    not affected by VSS.
    Additionally, the negative VSS gives more headroom to the output amplifiers which results in better zero code
    performance and improved slew rate at the output than can be obtained in the single-supply mode.
digital inputs
    The TLC7225 digital inputs are compatible with either TTL or 5-V CMOS levels. To minimize power supply
    currents, it is recommended that the digital input voltages be driven as close to the supply rails (VDD and DGND)
    as practically possible.
    Only the data held in the DAC register determines the analog output of the converter. The LDAC signal is
    common to all four DACs and controls the transfer of information from the input registers to the DAC registers.
    Data is latched into all four DAC registers simultaneously on the rising edge of LDAC. The LDAC signal is level
    triggered and, therefore, the DAC registers may be made transparent by tying LDAC low (the outputs of the
    converters responds to the data held in their respective input latches). LDAC is an asynchronous signal and
    is independent of WR. This is useful in many applications. However, in systems where the asynchronous LDAC
    can occur during a write cycle (or vice versa) care must be taken to ensure that incorrect data is not latched
    through to the output. In other words, if LDAC is activated prior to the rising edge of WR (or WR occurs during
    LDAC), then LDAC must stay low for a time of tw2 or longer after WR goes high to ensure that the correct data
    is latched through to the output. Table 2 shows the truth table for TLC7225 operation. Figure 5 shows the input
    control logic for the device and the write cycles timing diagram is shown in Figure 1.
APPLICATION INFORMATION
                                     19
                                A0
                                                                                           To Latch A
                                     18
                                A1                                                         To Latch B
To Latch C
                                     17                                                    To Latch D
                               WR
APPLICATION INFORMATION
                                         – 80                                                     TA = 25°C
                                                                                                  VDD = 15 V
                                         – 70                                                     VSS = – 5 V
                        Isolation – dB
                                         – 60
                                                                 Vref = 1.24 VPP
                                         – 50
– 40
– 30
                                         – 20
                                                10 k    20 k         50 k        100 k    200 k          500 k   1M
                                                                    fI – Input Frequency – Hz
                                                               ÎÎÎÎ
                                                                        System GND
                                                               ÎÎÎÎ
                                                       Terminal 1
                                                               ÎÎÎÎ
                                         OUTB                                                            OUTC
                                         OUTA
                                                               ÎÎÎÎ                                      OUTD
                                                               ÎÎÎÎ
                                                               ÎÎÎÎ
                                          VSS                                                            VDD
                                                               ÎÎÎÎ
                                         REFB                                                            REFC
                                         REFA
                                                               ÎÎÎÎ                                      REFD
                                                               ÎÎÎÎ
                                                               ÎÎÎÎ
                                         AGND
                                         DGND
MSB LSB
APPLICATION INFORMATION
                                                                              _
                                                                                                  2
                                          5                                                            OUTA
                                   REFA           DAC A                       +
                                                                              _
                                                                                                  1
                                          4                                                            OUTB
                                   REFB           DAC B                       +
                                                                              _
                                                                                                 24
                                          21                                                           OUTC
                                   REFC           DAC C                       +
                                                                              _
                                                                                                 23
                                          20                                                           OUTD
                                   REFD           DAC D                       +
                                                                Ǔ                     ǒ
                                                                              ANALOG OUTPUT
                                          MSB     LSB
) Vref 255
                                                                Ǔ                     ǒ
                                           1111     1111
                                                                                          256
) 129
                                                                Ǔ+)                   ǒ
                                           1000     0001                      V
                                                                                  ref 256
                                                            )                         128
                                                                                                  V
                                                                                                      ref
                                                                Ǔ                     ǒ
                                           1000     0000                      V
                                                                                  ref 256             2
) 127
                                                                Ǔ                     ǒ
                                           0111     1111                      V
                                                                                  ref 256
                                           0000     0001    )                 V        1
                                                                                  ref 256
                                                         +ǒ Ǔ+ ǒ Ǔ
                                           0000     0000                               0V
                                      NOTE 3 : 1 LSB         V         2– 8       V        1
                                                                 ref                  ref 256
APPLICATION INFORMATION
                                                                      _                      OUTA
                                                                                         2       Output range
                              AGND              DAC A                 +
                                                                                                 (5 V to – 5 V)
                                       6
                                                           3              7
                                                               VSS              DGND
                                                         –5 V
                               † Digital inputs omitted for clarity.
                                                                                     ǒ       Ǔ
                                                                           ANALOG OUTPUT
                                     MSB     LSB
) Vref 127
                                                                                     ǒ       Ǔ
                                        1111        1111
                                                                                     128
                                                                                     ǒ       Ǔ
                                        1000        0000                             0V
* Vref 1
                                                                                     ǒ       Ǔ
                                        0111        1111
                                                                                     128
* Vref 127
                                                                                 ǒ Ǔ+*
                                        0000        0001
                                                                                     128
APPLICATION INFORMATION
                                    ǒǓ
     the TLC7225. The output voltage, VO at OUTA, can be expressed as:
             V
                 O
                     + Vbias ) DA   V
                                        I
      where DA is a fractional representation of the digital input word (0 ≤ D ≤ 255/256).
                                                                      Vref                        VDD
                                                                  5                         22
                                                                          TLC7225†
                                            VI
                                                                                    _
                                                                                                   2    VO(OUTA)
                                             AGND                 DAC A             +
                                                       6
                                    Vbias                                 3             7
                                                                              VSS           DGND
     Increasing AGND above system ground reduces the output range. VDD – Vref must be at least 4 V to ensure
     specified operation. Since the AGND terminal is common to all four DACs, this method biases up the output
     voltages of all the DACs in the TLC7225. Supply voltages VDD and VSS for the TLC7225 should be referenced
     to DGND.
APPLICATION INFORMATION
                               ǒ                   Ǔ* ǒ Ǔ
    coding (bipolar operation) with DAC A of the TLC7225. In this case (see equation 1):
           V
               O
                   + 1 ) R2
                         R1
                                   D
                                       A
                                           V
                                               ref
                                                        R2
                                                        R1
                                                                 V
                                                                     ref                                                                       (1)
            + R2
                      ǒ            Ǔ
    with R1
           V + 2D * 1                  V
            O    A                         ref
    where D        is a fractional representation of the digital word in latch A.
               A
    Mismatch between R1 and R2 causes gain and offset errors. Therefore, these resistors must match and track
    over temperature. The TLC7225 can be operated with a single supply or from positive and negative supplies.
                                           REFA
                                                                                          R1†
                                                                                                         R2†
                                                             5
                                                                       TLC7225                               15 V
                                                                                                         _
                                                                                  _                                          VO
                                                                                                2
                                                                                                         +
                                                             DAC A                +
                                                                                                           – 15 V
                                             † R1 = R2 = 10 kΩ ± 0.1%
APPLICATION INFORMATION
15 V 25 kΩ 100 kΩ
                                                        VDD                            50 kΩ
                            VI              REFA                   OUTA                          _
                                                                                                         Y
                                                     TLC7225†                          33 kΩ     +
                                            REFB                   OUTB
                                                                                       50 kΩ
                                            REFC                   OUTC
                                                                                       100 kΩ
                                            REFD                   OUTD
                                             AGND      DGND        VSS
APPLICATION INFORMATION
microprocessor interface
    Figures 14, 15, 16, and 17 show the hardware interface to some of the standard processors.
                                A15
                                                              Address Bus
                                  A8
A0
                                                                                              A1
                        8085/8088                              Address                        LDAC
                                                               Decode
                                                                                               TLC7225†
                                                                                              WR
                                 WR
                                                 Latch                                        DB7
                                ALE          EN
                                                                                              DB0
                                AD7
                                                         Address Data Bus
                                AD0
                               A15
                                                               Address Bus
                                 A8
                                                                                                A0
                       8085/8088             Address                                            A1
                                             Decode
                                                                                                LDAC
                               R/W          EN
                                                                                                 TLC7225†
                                                                                                WR
                            E or φ2
                                                                                                DB7
DB0
                               AD7
                                                                 Data Bus
                               AD0
APPLICATION INFORMATION
                                   A15
                                                                 Address Bus
                                     A8
                                                                                               A0
                              Z-80                                                             A1
                                                         Address                               LDAC
                                                         Decode
                                MREQ                    EN                                     TLC7225†
                                                                                               WR
                                     WR
                                                                                               DB7
DB0
                                   AD7
                                                                   Data Bus
                                   AD0
                        † Linear circuitry omitted for clarity
                                     A23
                                                                 Address Bus
                                      A1
                                                                                               A0
                              68008                  Address
                                                                                               A1
                                                     Decode
                                     AS             EN                                         TLC7225†
                                                                                               WR
                                     R/W
DTACK LDAC
DB7
DB0
                                   AD7
                                                                   Data Bus
                                   AD0
                        † Linear circuitry omitted for clarity
APPLICATION INFORMATION
                                  Output
                                  Voltage
                                       0V
                                                                      DAC Code
                            Negative
                              Offset
    This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the
    dotted line if the output buffer could drive below ground.
    For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after
    offset and full scale is adjusted out or accounted for in some way. However, single supply operation does not
    allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity
    in the unipolar mode is measured between full-scale code and the lowest code, which produces a positive output
    voltage.
    The code is calculated from the maximum specification for the zero offset error.
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its products to the specifications applicable at the time of sale in accordance with
TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary
to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except
those mandated by government requirements.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
products or services might be or are used. TI’s publication of information regarding any third party’s products
or services does not constitute TI’s approval, license, warranty or endorsement thereof.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation
or reproduction of this information with alteration voids all warranties provided for an associated TI product or
service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.
Resale of TI’s products or services with statements different from or beyond the parameters stated by TI for
that product or service voids all express and any implied warranties for the associated TI product or service,
is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.
Also see: Standard Terms and Conditions of Sale for Semiconductor Products. www.ti.com/sc/docs/stdterms.htm
Mailing Address:
                                             Texas Instruments
                                             Post Office Box 655303
                                             Dallas, Texas 75265
www.datasheetcatalog.com