drv8329 q1
drv8329 q1
1 Features 3 Description
• 65-V Three Phase Half-Bridge Gate Driver The DRV8329-Q1 family of devices is an integrated
– Drives 3 High-Side and 3 Low-Side N-Channel gate driver for three-phase applications. The devices
MOSFETs (NMOS) provide three half-bridge gate drivers, each capable
– 4.5 to 60-V Operating Voltage Range of driving high-side and low-side N-channel power
– Supports 100% PWM Duty Cycle with Trickle MOSFETs. The device generates the correct gate
Charge pump drive voltages using an internal charge pump and
• Bootstrap based Gate Driver Architecture enhances the high-side MOSFETs using a bootstrap
– 1000-mA Maximum Peak Source Current circuit. A trickle charge pump is included to support
– 2000-mA Maximum Peak Sink Current 100% duty cycle. The Gate Drive architecture
• Integrated Current Sense Amplifier with low input supports peak gate drive currents up to 1-A source
offset (optimized for 1 shunt) and 2-A sink. The DRV8329-Q1 can operate from a
– Adjustable Gain (5, 10, 20, 40 V/V) single power supply and supports a wide input supply
• Hardware interface provides simple configuration range of 4.5 to 60 V.
• Ultra-low power sleep mode <1 uA at 25 ̊C The 6x and 3x PWM modes allow for simple
• 4-ns (typ) propagation delay matching between interfacing to controller circuits. The device has
phases integrated accurate 3.3-V LDO that can be used
• Independent driver shutdown path (DRVOFF) to power external controller and can be used as
• 65-V tolerant wake pin (nSLEEP) reference for CSA. The configuration settings for the
• Supports negative transients upto -10V on SHx device are configurable through hardware (H/W) pins.
• 6x and 3x PWM Modes
• Supports 3.3-V, and 5-V Logic Inputs The DRV8329-Q1 devices integrate low-side current
• Accurate LDO (AVDD), 3.3 V ±3%, 80 mA sense amplifier that allow current sensing for sum of
• Compact QFN Packages and Footprints current from all three phases of the drive stage.
• Adjustable VDS overcurrent threshold through A low-power sleep mode is provided to achieve
VDSLVL pin low quiescent current by shutting down most of
• Adjustable deadtime through DT pin the internal circuitry. Internal protection functions
• Efficient System Design With Power Blocks are provided for undervoltage lockout, GVDD fault,
• Integrated Protection Features MOSFET overcurrent, MOSFET short circuit, and
– PVDD Undervoltage Lockout (PVDDUV) overtemperature. Fault conditions are indicated on
– GVDD Undervoltage (GVDDUV) nFAULT pin.
– Bootstrap Undervoltage (BST_UV)
Device Information(1)
– Overcurrent Protection (VDS_OCP, SEN_OCP)
PART NUMBER PACKAGE BODY SIZE (NOM)
– Thermal Shutdown (OTSD)
– Fault Condition Indicator (nFAULT) DRV8329ARGF-Q1 WQFN (40) 7.00 mm × 5.00 mm
2 Applications (1) For all available packages, see the orderable addendum at
the end of the data sheet.
• Brushless-DC (BLDC) Motor Modules and PMSM
4.5 to 60 V
• Automotive Pumps
• Automotive HVAC fans
• E-Bikes, E-Scooters, and E-Mobility PWM (6x/3x)
DRV8329-Q1
Gate
nSLEEP 3 ½-H Bridge
Sunroof, Seat, Wiper) Modules
Drive M
Controller
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
DRV8329-Q1
SLVSHB1 – MARCH 2023 www.ti.com
Table of Contents
1 Features............................................................................1 7.4 Device Functional Modes..........................................28
2 Applications..................................................................... 1 8 Application and Implementation.................................. 29
3 Description.......................................................................1 8.1 Application Information............................................. 29
4 Device Comparison Table...............................................3 8.2 Typical Application.................................................... 29
5 Pin Configuration and Functions...................................4 8.3 Power Supply Recommendations.............................43
6 Specification.................................................................... 6 8.4 Layout....................................................................... 44
6.1 Absolute Maximum Ratings........................................ 6 9 Device and Documentation Support............................47
6.2 ESD Ratings Auto....................................................... 6 9.1 Device Support......................................................... 47
6.3 Recommended Operating Conditions.........................7 9.2 Documentation Support............................................ 47
6.4 Thermal Information 2pkg........................................... 7 9.3 Related Links............................................................ 47
6.5 Electrical Characteristics.............................................8 9.4 Receiving Notification of Documentation Updates....47
6.6 Typical Characteristics.............................................. 15 9.5 Community Resources..............................................47
7 Detailed Description......................................................16 9.6 Trademarks............................................................... 47
7.1 Overview................................................................... 16 10 Revision History.......................................................... 47
7.2 Functional Block Diagram......................................... 17 11 Mechanical, Packaging, and Orderable
7.3 Feature Description...................................................18 Information.................................................................... 47
CSAGAIN
CSAREF
nSLEEP
VDSLVL
nFAULT
INLA
SO
DT
40
39
38
37
36
35
34
33
NC 1 32 INLB
NC 2 31 INLC
NC 3 30 INHA
GND 4 29 INHB
PVDD 5 28 INHC
NC 6 Thermal 27 AVDD
CPH 8 25 DRVOFF
GVDD 9 24 SN
BSTA 10 23 SP
SHA 11 22 LSS
GHA 12 21 GLC
13
14
15
16
17
18
19
20
Not to scale
GLA
BSTB
SHB
GHB
GLB
BSTC
SHC
GHC
Figure 5-1. DRV8329 RGF Package 40-pin VQFN With Exposed Thermal Pad Top View
6 Specification
6.1 Absolute Maximum Ratings
over operating temperature range (unless otherwise noted)(1)
MIN MAX UNIT
Power supply pin voltage PVDD -0.3 65 V
Bootstrap pin voltage BSTx -0.3 80 V
Bootstrap pin voltage BSTx with respect to SHx -0.3 20 V
Bootstrap pin voltage BSTx with respect to GHx -0.3 20 V
Charge pump pin voltage CPL, CPH -0.3 VGVDD V
Gate driver regulator pin voltage GVDD -0.3 20 V
Analog regulator pin voltage AVDD -0.3 4 V
Logic pin voltage (nSLEEP) nSLEEP -0.3 65 V
DRVOFF, DT, INHx, INLx, nFAULT,
Logic pin voltage -0.3 6 V
VDSLVL
High-side gate drive pin voltage GHx -8 80 V
Transient 500-ns high-side gate drive pin voltage GHx -10 80 V
High-side gate drive pin voltage GHx with respect to SHx -0.3 20 V
High-side source pin voltage SHx -8 70 V
Transient 500-ns high-side source pin voltage SHx -10 72 V
Low-side gate drive pin voltage GLx with respect to LSS -0.3 20 V
Transient 500-ns low-side gate drive pin voltage(2) GLx with respect to LSS -1 20 V
Low-side gate drive pin voltage GLx with respect to GVDD 0.3 V
Transient 500-ns low-side gate drive pin voltage GLx with respect to GVDD 1 V
Low-side source sense pin voltage LSS -1 1 V
Transient 500-ns low-side source sense pin voltage LSS -10 8 V
Internally Internally
Gate drive current GHx, GLx A
Limited Limited
Current sense amplifer reference input pin voltage CSAREF -0.3 5.5 V
Shunt amplifier input pin voltage SN, SP -1 1 V
Transient 500-ns shunt amplifier input pin voltage SN, SP -10 8 V
Shunt amplifier output pin voltage SO -0.3 VCSAREF + 0.3 V
Junction temperature, TJ –40 150 °C
Storage temperature, Tstg –65 150 °C
(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply
functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions.
If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully
functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime
(2) Supports upto 5A for 500 nS when GLx-LSS is negative
(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
nSLEEP = HIGH to Active
mode (Outputs Ready), DRVOFF = 1 2 ms
LOW, CGVDD = 10 uF, CBSTx = 1 uF
nSLEEP = High to Active mode (Outputs
Turnon time (nSLEEP) Ready). CGVDD = 100 uF, CAVDD = 10 10 15 ms
tWAKE uF, CBSTx = 10 uF
VPVDD = 12V, nSLEEP = HIGH to
Active mode (Outputs Ready), DRVOFF 1 2 ms
= LOW, CGVDD = 10 uF
DRVOFF = LOW to Active mode
Turnon time (DRVOFF) 0.05 0.1 ms
(Outputs Ready), nSLEEP = High
tSLEEP Turnoff time nSLEEP = LOW to Sleep mode 20 us
tRST Minimum Reset Pulse Time nSLEEP = LOW period to reset faults 1 1.2 us
VPVDD ≥ 40 V, IGS = 10 mA, TJ= 25°C 11.8 13 15 V
22 V ≤VPVDD ≤ 40 V, IGS = 30 mA, TJ=
11.8 13 15 V
25°C
8 V ≤VPVDD ≤ 22 V, IGS = 30 mA, TJ=
GVDD Gate driver regulator voltage 11.8 13 15 V
VGVDD_RT 25°C
(Room Temperature)
6.75 V ≤VPVDD ≤ 8 V, IGS = 10 mA, TJ=
11.8 13 14.5 V
25°C
4.5 V ≤VPVDD ≤ 6.75 V, IGS = 10 mA, TJ= 2*VPVDD
13.5 V
25°C -1
VPVDD ≥ 40 V, IGS = 10 mA 11.5 15.5 V
22 V ≤VPVDD ≤ 40 V, IGS = 30 mA 11.5 15.5 V
8 V ≤VPVDD ≤ 22 V; IGS = 30 mA 11.5 15.5 V
VGVDD GVDD Gate driver regulator voltage
6.75 V ≤VPVDD ≤ 8 V, IGS = 10 mA 11.5 14.5 V
2*VPVDD
4.5 V ≤VPVDD ≤ 6.75 V, IGS = 10 mA 13.5 V
- 1.4
VPVDD ≥ 6 V, 0 mA ≤ IAVDD ≤ 30 mA, TJ=
3.26 3.3 3.33 V
25°C
AVDD Analog regulator voltage (Room VPVDD ≥ 6 V, 30 mA ≤ IAVDD ≤ 80 mA, TJ=
VAVDD_RT 3.2 3.3 3.4 V
Temperature) 25°C
VPVDD ≤ 6 V, 0 mA ≤ IAVDD ≤ 50 mA, TJ=
3.13 3.3 3.46 V
25°C
VPVDD ≥ 6 V, 0 mA ≤ IAVDD ≤ 80 mA 3.2 3.3 3.4 V
VAVDD AVDD Analog regulator voltage
VPVDD ≤ 6 V, 0 mA ≤ IAVDD ≤ 50 mA 3.125 3.3 3.5 V
LOGIC-LEVEL INPUTS (DRVOFF, INHx, INLx, nSLEEP etc)
DRVOFF 0.8 V
VIL Input logic low voltage
INLx, INHx pins 0.8 V
DRVOFF 2.2 V
VIH Input logic high voltage
INLx, INHx pins 2.2 V
DRVOFF 200 400 650 mV
VHYS Input hysteresis
INLx, INHx pins 45 240 350 mV
IIL Input logic low current VPIN (Pin Voltage) = 0 V; -1 0 1 µA
nSLEEP, VPIN (Pin Voltage) = 65 V; 3 6.5 10 µA
IIH Input logic high current nSLEEP, VPIN (Pin Voltage) = 5 V; 3 6 10 µA
Other pins, VPIN (Pin Voltage) = 5 V; 7 20 35 µA
RPD_DRVOFF Input pulldown resistance DRVOFF To GND 100 200 300 kΩ
RPD_nSLEEP Input pulldown resistance nSLEEP To GND 500 800 1500 kΩ
RPD Input pulldown resistance All other pins To GND 150 250 350 kΩ
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
FOUR-LEVEL INPUTS (GAIN)
0.18*AV
VL1 Input level 1 voltage Tied to GND 0 V
DD
0.48*AV 0.5*AVD 0.52*AV
VL2 Input level 2 voltage 50 kΩ +/- 5% tied to GND V
DD D DD
0.82*AV 0.833*AV 0.85*AV
VL3 Input level 3 voltage 200 kΩ +/- 5% tied to GND V
DD DD DD
VL4 Input level 4 voltage HiZ or Connect to AVDD AVDD V
RPU Input pullup resistance GAIN To AVDD 80 100 120 kΩ
OPEN-DRAIN OUTPUTS (nFAULT etc)
VOL Output logic low voltage IOD = 5 mA 0.4 V
IOZ Output logic high current VOD = 5 V -1 1 µA
COD Output capacitance VOD = 5 V 30 pF
GATE DRIVERS (GHx, GLx, SHx, SLx)
IGLx = -100 mA; VGVDD = 12V; No FETs
VGSHx_LO High-side gate drive low level voltage 0.05 0.11 0.24 V
connected
High-side gate drive high level voltage IGHx = 100 mA; VGVDD = 12V; No FETs
VGSHx_HI 0.28 0.44 0.82 V
(VBSTx - VGHx) connected
IGLx = -100 mA; VGVDD = 12V; No FETs
VGSLx_LO Low-side gate drive low level voltage 0.05 0.11 0.27 V
connected
Low-side gate drive high level voltage IGHx = 100 mA; VGVDD = 12V; No FETs
VGSLx_HI 0.28 0.44 0.82 V
(VGVDD - VGHx) connected
INHx = HIGH, INLx = LOW, INLy = INLz
8.4 9.6 11.1 V
= HIGH, VPVDD >15V, VGVDD ≥11.5V
High-side gate drive voltage in steady INHx = HIGH, INLx = LOW, INLy = INLz
VGSH_100_PH 7.5 8.3 9 V
state with 100 % duty cycle (GHx- SHx) = HIGH, VGVDD ≥11.5V
INHx = HIGH, INLx = LOW, INLy = INLz
5.7 6.5 7.6 V
= HIGH, 7V ≥VGVDD ≥ 8V
RDS(ON)_PU_
High-side pullup switch resistance IGHx = 100 mA; VGVDD= 12V 2.7 4.5 8.4 Ω
HS
RDS(ON)_PD_
High-side pulldown switch resistance IGHx = 100 mA; VGVDD = 12V 0.2 1.1 2.4 Ω
HS
RDS(ON)_PU_
Low-side pullup switch resistance IGLx = 100 mA; VGVDD = 12V 2.7 4.5 8.3 Ω
LS
RDS(ON)_PD_
Low-side pulldown switch resistance IGLx = 100 mA; VGVDD = 12V 0.2 1.1 2.8 Ω
LS
IDRIVEP_HS High-side peak source gate current VGSHx = 12V 550 1000 1575 mA
IDRIVEN_HS High-side peak sink gate current VGSHx = 0V 1150 2000 2675 mA
IDRIVEP_LS Low-side peak source gate current VGSLx = 12V 550 1000 1575 mA
IDRIVEN_LS Low-side peak sink gate current VGSLx = 0V 1150 2000 2675 mA
RPD_LS Low-side passive pull down GLx to LSS 80 100 120 kΩ
RPDSA_HS High-side semiactive pull down GHx to SHx, VGSHx = 2V 8 10 12.5 kΩ
GATE DRIVERS TIMINGS
tPDR_LS Low-side rising propagation delay INLx to GLx rising, VGVDD > 8V 70 100 145 ns
tPDF_LS Low-side falling propagation delay INLx to GLx falling, VGVDD > 8V 70 100 135 ns
INHx to GHx rising, VGVDD = VBSTx -
tPDR_HS High-side rising propagation delay 65 100 145 ns
VSHx > 8V
INHx to GHx falling, VGVDD = VBSTx -
tPDF_HS High-side falling propagation delay 70 100 140 ns
VSHx > 8V
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
GLx turning ON to GLx turning OFF,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -25 ±4 25 ns
to 60V, No load on GHx and GLx
GLx turning OFF to GHx turning ON,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -28 ±4 28 ns
tPD_MATCH_P to 60V, No load on GHx and GLx
Matching propagation delay per phase
H GHx turning ON to GHx turning OFF,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -25 ±4 25 ns
to 60V, No load on GHx and GLx
GHx turning OFF to GLx turning ON,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -25 ±4 25 ns
to 60V, No load on GHx and GLx
GHx turning ON to GHy turning ON,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -10 ±4 10 ns
to 60V, No load on GHx and GLx
GLx turning ON to GLy turning ON,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -10 ±4 10 ns
tPD_MATCH_P Matching propagation delay phase to to 60V, No load on GHx and GLx
H_PH phase GHx turning OFF to GHy turning OFF,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V to -15 ±4 15 ns
60V, No load on GHx and GLx
GLx turning OFF to GLy turning OFF,
VGVDD = VBSTx - VSHx > 8V; SHx = 0V -10 ±4 10 ns
to 60V, No load on GHx and GLx
Minimum input pulse width on INHx,
tPW_MIN INLx that changes the output on GHx, 18 32 45 ns
GLx
tDEAD Gate drive dead time configurable range 50 2000 ns
DT pin floating 35 55 90 ns
DT pin connected to GND 25 55 80 ns
tDEAD Gate drive dead time
10 kΩ between DT pin and GND 75 100 140 ns
390 kΩ between DT pin and GND 1350 2000 2650 ns
BOOTSTRAP DIODES
IBOOT = 100 µA 0.8 V
VBOOTD Bootstrap diode forward voltage
IBOOT = 100 mA 1.6 V
Bootstrap dynamic resistance
RBOOTD IBOOT = 100 mA and 50 mA 4.5 5.5 9 Ω
(ΔVBOOTD/ΔIBOOT)
CURRENT SHUNT AMPLIFIERS (SNx, SOx, SPx, CSAREF)
CSAGAIN = Tied to GND 4.92 5 5.05 V/V
CSAGAIN = 50kΩ ±5% tied to GND 9.9 10 10.1 V/V
ACSA Sense amplifier gain
CSAGAIN = 200kΩ ±5% tied to GND 19.75 20 20.2 V/V
CSAGAIN =Hi-Z; 39.6 40 40.6 V/V
ACSA_ERR Sense amplifier gain error TJ = 25℃ -1.5 1.5 %
ACSA_ERR_D Sense amplifier gain error temperature
-20 20 ppm/℃
RIFT drift
NL Non linearity Error 0.01 0.05 %
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
VSTEP = 1.6 V, ACSA = 5 V/V, CLOAD =
0.6 1 µs
500pF
VSTEP = 1.6 V, ACSA = 10 V/V, CLOAD =
0.6 1.1 µs
500pF
tSET Settling time to ±1%
VSTEP = 1.6 V, ACSA = 20 V/V, CLOAD =
0.7 1.2 µs
500pF
VSTEP = 1.6 V, ACSA = 40 V/V, CLOAD =
0.8 1.7 µs
500pF
VSTEP = 1.6 V, ACSA = 5 V/V, CLOAD =
0.3 0.5 µs
60pF
VSTEP = 1.6 V, ACSA = 10 V/V, CLOAD =
0.3 0.5 µs
60pF
tSET Settling time to ±1%
VSTEP = 1.6 V, ACSA = 20 V/V, CLOAD =
0.3 0.65 µs
60pF
VSTEP = 1.6 V, ACSA = 40 V/V, CLOAD =
0.3 0.8 µs
60pF
ACSA = 5 V/V, CLOAD = 60-pF, small
3 5 7 MHz
signal -3 dB
ACSA = 10 V/V, CLOAD = 60-pF, small
2.5 4.8 6.6 MHz
signal -3 dB
BW Bandwidth
ACSA = 20 V/V, CLOAD = 60-pF, small
2 4 5.4 MHz
signal -3 dB
ACSA = 40 V/V, CLOAD = 60-pF, small
1.75 3 4.2 MHz
signal -3 dB
VSTEP = 1.6 V, ACSA = 5 V/V, CLOAD =
12 V/µs
60-pF, low to high transition
VSTEP = 1.6 V, ACSA = 10 V/V, CLOAD =
13 V/µs
60-pF, low to high transition
tSR Output slew rate
VSTEP = 1.6 V, ACSA = 20 V/V, CLOAD =
11 V/µs
60-pF, low to high transition
VSTEP = 1.6 V, ACSA = 40 V/V, CLOAD =
11 V/µs
60-pF, low to high transition
VSWING Output voltage range VCSAREF = 3 0.25 2.75 V
VSWING Output voltage range VCSAREF = 5.5 0.25 5.25 V
VCSAREF
VSWING Output voltage range VCSAREF = 3 to 5.5 V 0.25 V
- 0.25
VCOM Common-mode input range -0.15 0.15 V
VDIFF Differential-mode input range -0.3 0.3 V
VSP = VSN = GND; TJ = -40℃,
VOFF Input offset voltage -2.0 2.0 mV
CSA_VREF = 0
VSP = VSN = GND; TJ = 25℃,
VOFF Input offset voltage -1.9 1.9 mV
CSA_VREF = 0
VSP = VSN = GND; TJ = 175℃,
VOFF Input offset voltage -2.0 2.0 mV
CSA_VREF= 0
VOFF Input offset voltage VSP = VSN = GND -2.0 2.0 mV
VOFF_DRIFT Input drift offset voltage VSP = VSN = GND 8 µV/℃
VBIAS Output voltage bias ratio VSP = VSN = GND 0.122 0.125 0.128 V
VBIAS_ACC Output voltage bias ratio accuracy VSP = VSN = GND -1.2 1.2 %
VSP = VSN = GND, VCSAREF = 3V to
IBIAS Input bias current 100 µA
5.5V
IBIAS_OFF Input bias current offset ISP – ISN -1 1 µA
ICSASRC SO ouput sink current capability 5 7 11 mA
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ICSASRC SO ouput source current capability 2 3.7 6.6 mA
DC 80 dB
CMRR Common-mode rejection ratio
20 kHz 65 dB
CSAREF to SOx, DC, Differential 80 dB
PSRR Power-supply rejection ratio (CSAREF)
CSAREF to SOx, 20 kHz, Differential 70 dB
PSRR Power-supply rejection ratio (CSAREF) CSAREF to SOx, 20 kHz, Single Ended 40 dB
ICSA_SUP Supply current for CSA VCSAREF = 3.V to 5.5V 1.5 2.1 mA
TCMREC Common mode recovery time 0.6 0.7 us
CLOAD Maximum load capacitance 10 nF
ACSA = 5 V/V -3 3 mV
ACSA = 10 V/V -4 4 mV
VOFF_OUT Output offset error
ACSA = 20 V/V -5 5 mV
ACSA = 40 V/V -6 6 mV
PROTECTION CIRCUITS
VPVDD rising 4.3 4.4 4.5
VPVDD_UV PVDD undervoltage lockout threshold V
VPVDD falling 4 4.1 4.25
VPVDD_UV_H
PVDD undervoltagelockout hysteresis Rising to falling threshold 225 265 325 mV
YS
tAVDD_POR_D
AVDD POR deglitch time 7 12 22 µs
G
4.5 V ≤ VPVDD ≤ 60 V, –40°C ≤ TJ ≤ 150°C (unless otherwise noted). Typical limits apply for TA = 25°C, VPVDD = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
tSD DRVOFF analog shutdown delay 7 14 21 µs
TOTSD Thermal shutdown temperature TJ rising; 160 170 187 °C
THYS Thermal shutdown hysteresis 16 20 23 °C
8.5 14
8.25 -40 C 13.5
8 25 C
150 C 13
7.75
12.5
7.5
Active Current (mA)
Figure 6-1. Supply Current over PVDD Voltage Figure 6-2. GVDD Voltage over PVDD Voltage
3.34 2500
-40 C High Side Source
3.33 25 C High Side Sink
2250
150 C Low Side Source
3.32 Low Side Sink
2000
3.31
3.3 1750
3.29
1500
3.28
1250
3.27
3.26 1000
3.25 750
0 8 16 24 32 40 48 56 64 72 80 -40 -20 0 20 40 60 80 100 120 140
Load Current (mA)
Junction Temperature (C)
Figure 6-3. AVDD Voltage over Load Current Figure 6-4. Driver Peak Current over Junction
Temperature
9 0.65
Bootstrap Diode Forward Voltage Drop (V)
8.75
0.625
8.5
Bootstrap Diode Resistance ()
8.25 0.6
8 0.575
7.75
0.55
7.5
7.25 0.525
7 0.5
6.75
0.475
6.5
6.25 0.45
6
0.425
5.75
5.5 0.4
-40 -20 0 20 40 60 80 100 120 140 -40 -20 0 20 40 60 80 100 120 140
Junction Temperature () Junction Temperature (C)
Figure 6-5. Bootstrap Diode Resistance over Figure 6-6. Bootstrap Diode Forward Voltage Drop
Junction Temperature over Junction Temperature
7 Detailed Description
7.1 Overview
The DRV8329-Q1 family of devices is an integrated three-phase gate driver supporting an input voltage range
of 4.5-V to 60-V. These devices decrease system component count, cost, and complexity by integrating three
independent half-bridge gate drivers, trickle charge pump, and a charge pump with linear regulator for the
supply voltages of the high-side and low-side gate drivers. DRV8329-Q1 also integrates an accurate low
voltage regulator (AVDD) capable of supporting 3.3 V at 80 mA output. A hardware interface allows for simple
configuration of the motor driver and control of the motor.
The gate drivers support external N-channel high-side and low-side power MOSFETs and can drive up to 1-A
source, 2-A sink peak gate drive currents with a 30-mA average output current. A bootstrap circuit with capacitor
generates the supply voltage of the high-side gate drive and a trickle charge pump is employed to support 100%
duty cycle. The supply voltage of the low-side gate driver is generated using a charge pump with linear regulator
GVDD from the PVDD power supply that regulates to 12 V.
In addition to the high level of device integration, the DRV8329-Q1 family of devices provides a wide range of
integrated protection features. These features include power supply undervoltage lockout (PVDDUV), regulator
undervoltage lockout (GVDDUV), Bootstrap Voltage undervoltage lockout (BSTUV), VDS overcurrent monitoring
(OCP), Sense resistor overcurrent monitoring (SEN_OCP) and overtemperature shutdown (TSD). Fault events
are indicated by the nFAULT pin.
The DRV8329-Q1 is available in 0.5-mm pitch, 5 × 7 mm 40-pin QFN surface-mount packages.
+
0.1 μF bulk
CPVDD1 CPVDD2
VCP CBSTA
CPH
Charge HS GHA
CCP HS
Pump
470 nF
CPL
SHA
GVDD
LS GLA
80 mA AVDD LS
3.3-V LDO
CAVDD LSS
AGND
1 μF
GVDD Trickle
CP
nSLEEP BSTB PVDD
CBSTB
HS GHB
HS
INHA
SHB
INLA GVDD
LS GLB
INHB LS
Digital
Control Control LSS
INLB Inputs
GVDD Trickle
+
CP PVDD
INHC - BSTC
CBSTC
INLC HS GHC
HS
SHC
GVDD
DT
LS GLC
LS
RDT AVDD
RnFAULT LSS
DRVOFF
nFAULT Outputs
LSS
LSS
+
-
0.5V
VDS +
CSAGAIN SP
CSAREF
SO - SP
VCSAREF/8 + - SN RSENSE
+
CSAREF -
CSA SN
+
GND
Thermal Pad
(1) The VCC pin is not a pin on the DRV8329-Q1 , but a VCC supply voltage pullup is required for the open-drain output, nFAULT. This pin
can also be pulled up to AVDD.
VDSLVL
Hardware
Interface
DT
RDT
CGVDD
GVDD
PVDD
Trickle
CPVDD2 CPVDD1 Charge
Pump
Semi-active
pull-down
RPDSA_HS
INLx SHx
Digital
Core
GVDD
GLx
Level
Shifters
RPD_LS
LSS
GND
GND
Deadtime ns
RDT kΩ = 5 − 10 kΩ (1)
INHx/INLx Inputs
INHx
INLx
GHx/GLx outputs
GHx
GLx
DT DT
Cross
Conduction
Prevention
REF +
± AVDD 3.3-V, 80 mA
1 …F
AGND
The power dissipated in the device by the AVDD linear regulator can be calculated as follows: P = (VPVDD-
VAVDD) x IAVDD
For example, at a VPVDD of 24 V, drawing 20 mA out of AVDD results in a power dissipation as shown in
Equation 2.
AVDD
Figure 7-7 shows the structure of the four level input pins, MODE and CSAGAIN, on hardware interface devices.
The input can be set with an external resistor.
GAIN
–
40 V/V
Figure 7-8 shows the structure of the open-drain output pin, nFAULT. The open-drain output requires an external
pullup resistor to function correctly.
AVDD
Inactive
V
VSO − CSAREF
I = CSAGAIN × R8 (3)
SENSE
50 k
100 k
200 k
400 k
SN
CSAREF
10 k
SO -
10 k
+ SP
CSAREF
50 k
100 k
-
200 k
VCSAREF/8 +
400 k
GND
SO (V)
VCSAREF
VCSAREF – 0.25V
VLINEAR
VCSAREF /8
0.25 V
VSP – VSN
SP
SO R
AV
SN
SO
VCSAREF
VSP – VSN
0.3 V
VCSAREF – 0.25V
I × RSENSE
VSO(range+)
VOFF,
VSO(off)max VDRIFT
VCSAREF/8 0V
VSO(off)min
VSO(range-) -I × RSENSE
0.25 V -0.3 V
0V
PVDD
OFF
DRVOFF
GHA OFF
GHB
OFF
A
GHC
Gate B
Digital Driver
OFF
C
GLA
OFF
GLB
OFF
GLC
GND
High
INHx (INLx)
GHx-SHx
(GLx-LSS)
tSD_DIG
DRVOFF pin
tSD_SINK_DIG
tSD
1. Disabled: Passive pull down for GLx and semiactive pull down for GHx
2. Pulled Low: GHx and GLx are actively pulled low by the gate driver
7.3.6.1 PVDD Supply Undervoltage Lockout (PVDD_UV)
If at any time the power supply voltage on the PVDD pin falls below the VPVDD_UV threshold for longer than the
tPVDD_UV_DG time, the device detects a PVDD undervoltage event. After detecting the undervoltage condition, the
gate driver is disabled, the charge pump is disabled, the internal digital logic is disabled, and the nFAULT pin is
driven low. Normal operation starts again (the gate driver becomes operable and the nFAULT pin is released)
when the PVDD pin rises above VPVDD_UV.
7.3.6.2 AVDD Power on Reset (AVDD_POR)
If at any time the supply voltage on the AVDD pin falls below the VAVDD_POR threshold for longer than the
tAVDD_POR_DG time, the device enters an inactive state, disabling the gate driver, the charge pump, and the
internal digital logic, and nFAULT is driven low. Normal operation (digital logic operational) requires nSLEEP to
be asserted high and AVDD to exceed VAVDD_POR level.
7.3.6.3 GVDD Undervoltage Lockout (GVDD_UV)
If at any time the voltage on the GVDD pin falls lower than the VGVDD_UV threshold voltage for longer than the
tGVDD_UV_DG time, the device detects a GVDD undervoltage event. After detecting the GVDD_UV undervoltage
event, all of the gate driver outputs are driven low to disable the external MOSFETs, the charge pump is disabled
and nFAULT pin is driven low. After the GVDD_UV condition is cleared, the fault state remains latched and can
be cleared through an nSLEEP pin reset pulse (tRST)
Note
After the GVDD_UV fault is cleared through an nSLEEP pin reset pulse, the nFAULT pin is held low
until the GVDD capacitor is refreshed by the charge pump. After the GVDD capacitor is charged, the
nFAULT pin is automatically released. The duration that the nFAULT pin is low after the fault is cleared
will not exceed tWAKE time.
SHx
+
+ VDS
VDS –
– VVDS_OCP GLx
LSS
GND
Note
During power up and power down of the device through the nSLEEP pin, the nFAULT pin is held
low as the internal regulators are not active. After the regulators have been active, the nFAULT pin is
automatically released. The duration that the nFAULT pin is low does not exceed the tSLEEP or tWAKE
time.
Note
If the user wants to put the device into sleep state after latched fault event, the inputs INHx and INLx
needs to be pulled low prior to driving the nSLEEP pin. If the inputs INHx and INLx are not driven low,
then the fault is reset after nSLEEP is driven low for the tRST time and there can be pulses on gate
driver outputs GHx and GLx prior to device entering sleep. The duration of pulses on GHx and GLx
can be of duration tSLEEP if INHx and INLx are not pulled low.
PVDD
GVDD PVDD
>10 uF 0.1 uF >10 uF
PVDD
CPH
470 nF BSTA CBSTA
RGHA
CPL GHA
AVDD SHA
>1uF
AVDD RGLA
GLA
DRV8329
INHA
INLA
PVDD
BSTB CBSTB
INHB
PWM RGHB
INLB GHB
MCU
INHC SHB
INLC RGLB
GLB
DRVOFF
I/O
nSLEEP
ADC
AVDD
RGHC
GHC
RnFAULT
SHC
nFAULT
RGLC
GLC
DT
RDT
LSS
SP
SO
– SN
RSENSE
SO
AVDD SP
+
CSAREF SN
GND
ILBS_TRAN
QTOT = QG + fSW (5)
%$56_/+0 = 3616W¿8
$56: (6)
= 59.8 nC / 1 V = 59.8 nF
The calculated value of minimum bootstrap capacitor is 59.8 nF. It should be noted that, this value of
capacitance is needed at full bias voltage. In practice, the value of the bootstrap capacitor must be greater
than calculated value to allow for situations where the power stage may skip pulse due to various transient
conditions. It is recommended to use a 100 nF bootstrap capacitor in this example. It is also recommenced to
include enough margin and place the bootstrap capacitor as close to the BSTx and SHx pins as possible.
= 10*100 nF= 1 μF
For this example application, choose a 1-µF CGVDD capacitor. Choose a capacitor with a voltage rating at
least twice the maximum voltage that it will be exposed to because most ceramic capacitors lose significant
capacitance when biased. This value also improves the long-term reliability of the system.
Note
For higher power system requiring 100% duty cycle support for longer duration it is recommended to
use CBSTx of ≥1μF and CGVDD of ≥10 μF.
PVDD
VINHx VGHx
GVDD
I
INHx HS GHx
HS VDS
SHx
PHASE
CGD
VGLx
GVDD
INLx LS GLx
LS
LSS
On the other hand, using too low of a gate drive current causes long VDS slew rates. Turning on the MOSFETs
too slowly may heat up the MOSFETs due to RDS,on switching losses.
The relationship between gate drive current IGATE, MOSFET gate-to-drain charge QGD, and VDS slew rate
switching time trise,fall are described by the following equations:
V
SRDS = t DS (8)
rise, fall
Qgd
IGATE = t (9)
rise, fall
It is recommend to evaluate at lower gate drive currents and increase gate drive current settings to avoid
damage from unintended operation during initial evaluation.
8.2.1.1.4 Gate Resistor Selection
The slew rate of the SHx connection will be dependent on the rate at which the gate of the external MOSFETs
is controlled. The pull-up/pull-down strength of the DRV8329-Q1 is fixed internally, hence the slew rate of gate
voltage can be controlled with an external series gate resistor. In some applications, the gate charge of the
MOSFET, which is the load on gate driver device, is significantly larger than the gate driver peak output current
capability. In such applications, external gate resistors can limit the peak output current of the gate driver.
External gate resistors are also used to dampen ringing and noise.
The specific parameters of the MOSFET, system voltage, and board parasitics will all affect the final SHx slew
rate, so generally selecting an optimal value or configuration of external gate resistor is an iterative process.
To lower the gate drive current, a series resistor RGATE can be placed on the gate drive outputs to control the
current for the source and sink current paths. A single gate resistor will have the same gate path for source and
sink gate current, so larger RGATE values will yield similar SHx slew rates. Note that gate drive current varies by
PVDD voltage, junction temperature, and process variation of the device. Gate resistor values can be estimated
with +/-30% accuracy using the Gate Resistor Calculator.
PVDD
PVDD
GVDD
RGATE
INHx HS GHx
HS
SHx
GVDD
RGATE
INLx LS GLx
LS
LSS RSINK
Typically, it is recommended to have the sink current be twice the source current to implement a strong pulldown
from gate to the source to ensure the MOSFET stays off while the opposite FET is switching. This can be
implemented discretely by providing a separate path through a resistor for the source and sink currents by
placing a diode and sink resistor (RSINK) in parallel to the source resistor (RSOURCE). Using the same value of
source and sink resistors results in half the equivalent resistance for the sink path. This yields twice the gate
drive sink current compared to the source current, and SHx will slew twice as fast when turning off the MOSFET.
PVDD
PVDD
GVDD
RSOURCE
INHx HS GHx
HS
SHx RSINK
GVDD
RSOURCE
INLx LS GLx
LS
LSS RSINK
Figure 8-4. Gate driver outputs with separate source and sink current paths
PVDD
PVDD
GVDD
RSOURCE RPD CBULK RSNUB
INHx HS GHx
HS
CSNUB
GVDD
RSOURCE RPD
INLx LS GLx
LS
RSNUB
DGS
LSS RSINK
Some examples of issues and external components that can resolve those issues are found in Table 8-2:
Table 8-2. Common issues and resolutions for power stage debugging
Issue Resolution Component(s)
Gate drive current required is too large, Series resistors required for gate drive 0-100 Ω series resistors (RGATE/RSOURCE)
resulting in very fast MOSFET VDS slew rate current adjustability at gate driver outputs (GHx/GLx), optional
sink resistor (RSINK) and diode in parallel
with gate resistor for adjustable sink current
Ringing at phase’s switch node (SHx) RC snubbers placed in parallel to each Resistor (RSNUB) and Capacitor (CSNUB)
resulting in high EMI emissions HS/LS MOSFET to dampen oscillations placed parallel to the MOSFET, calculate
RC values based on ringing frequency using
Proper RC Snubber Design for Motor Drivers
Negative transients at low-side source (LSS) HS drain to LS source capacitor to suppress 0.01uF-1uF, VM-rated capacitor from
below minimum specification negative bouncing PVDD-LSS (CHSD_LSS) placed near LS
MOSFET’s source
Negative transient at low-side gate (GLx) Gate-to-ground Zener diode to clamp GVDD voltage rated Zener diode (DGS)
below minimum specification negative voltage with anode connected to GND and cathode
connected to GLx
Extra protection required to ensure MOSFET External gate-to-source pulldown resistors 10 kΩ to 100 kΩ resistor (RPD) connected
is turned off if gate drive signals are Hi-Z (after series gate resistors) from gate to source for each MOSFET
For more information, please visit the Driving Parallel MOSFETs application brief.
8.2.1.1.6 Dead Time Resistor Selection
Dead time insertion is available in the DRV8329-Q1 via a resistor (RDT) from the DT pin to ground as shown in
Figure 8-6. The ranges of dead time in the DRV8329-Q1 is 100 ns to 2000 ns when RDT is tied to GND from the
DT pin. A linear interpolation of the resistance value is used to set the appropriate dead time.
RDT
DT
Dead time (in nanoseconds) can be calculated from the dead time resistor calculation in Equation 1.
Dead time can also be implemented from the PWM inputs generated by an MCU. If dead time is inserted at
the PWM inputs and the DRV8329-Q1, then the driver output PWM dead time is the larger of the two dead
times. For instance, if 200 ns dead time is inserted at the MCU inputs and 50 ns dead time is inserted in the
DRV8329-Q1 via the DT pin, then the output driver PWM dead time will be 200 ns.
8.2.1.1.7 VDSLVL Selection
VDSLVL is an analog voltage used to directly set the VDS overcurrent threshold for overcurrent protection. It can
be sourced directly from an analog voltage source (such as a digital-to-analog converter) or divided down from a
voltage rail (such as a resistor divider from AVDD) as shown in Figure 8-7.
Vin
R1
VDSLVL
R2
Equation 10 and Equation 11 can be used to set the required VDSLVL voltage using a resistor divider from a
voltage source to establish an overcurrent limit given the RDS,on of the MOSFETs used:
R1 Vin
R2 = VVDSLVL − 1 (11)
where:
• VVDSLVL = VDSLVL voltage
• IOCP = VDS overcurrent limit
• RDS,on = MOSFET on-resistance
• VIN = voltage source for VDSLVL voltage divider
• R1/R2 = resistor ratio for setting VDSLVL
For example, if a resistor divider from AVDD is used to set an overcurrent trip threshold of 30-A and the
MOSFET RDS(ON) = 10mΩ, then VDSLVL = 0.3V.
In some applications, there will be a difference between battery voltage (VBAT) to directly drive motor power and
PVDD voltage to power the DRV8329-Q1. Because high-side VDS monitoring is referenced from PVDD-SHx,
VDSLVL needs to be selected appropriately to accommodate for the difference in VBAT and PVDD.
Equation 12 helps select an appropriate VDSLVL if there is a difference between PVDD and VDSLVL:
For instance, if VBAT = 24.0 V, PVDD = 23.3 V, Rdson = 10-mΩ, and I_OC = 30-A, then VDSLVL should equal
1.0V to detect a 30-A overcurrent event across the high-side FET and a 100-A overcurrent event across the
low-side FET.
8.2.1.1.8 AVDD Power Losses
An integrated LDO can supply 3.3-V (up to 80-mA) as power rails for external ICs or supply the pullup voltages
for resistors and switches. The power loss from AVDD with respect to PVDD, AVDD voltage, and AVDD current
is PAVDD = (VPVDD - VAVDD) x IAVDD.
Higher power losses occur due larger dropout from PVDD to 3.3 V or increased AVDD load current.
8.2.1.1.9 Current Sensing and Output Filtering
The SO pin is typically sampled by an analog-to-digital converter in the MCU to calculate the total motor
phase current. A phase current calculation is used for closed-loop feedback such as overcurrent protection or
sensorless trapezoidal or Field-oriented control commutation
An example calculation for phase current is shown below for a system using VSO = 1.4 V, VCSAREF = 3.3V,
CSAGAIN = 20 V/V, and RSENSE = 1 mΩ.
V
VSO − CSAREF
I = CSAGAIN × R8 (13)
SENSE
1.4 V − 3.3 V
8
I = 20 V/V × 0.001 (14)
I = 49.375 A (15)
Sometimes high frequency noise can appear at the SO signals based on voltage ripple at VREF, added
inductance at the SO traces, or routing of SO traces near high frequency components. It is recommended to add
a low-pass RC filter close to the MCU with cutoff frequency at least 10 times the PWM switching frequency for
trapezoidal commutation and 100 times the PWM switching frequency for sinusoidal commutation to filter high
frequency noise. A recommended RC filter is 330-ohms, 470-pF to add minimal parallel capacitance to the ADC
and current mirroring circuitry. The cutoff frequency for the low-pass RC filter is in Equation 16.
1
fc = 2πRC (16)
℃
T J ℃ = Ploss W × θ JA W + TA ℃ (17)
The table below shows summary of equations for calculating each loss in the DRV8329-Q1.
GVDD CP mode (PVDD < 18V) PLDO = 2 x VPVDD x IGVDD - VGVDD x IGVDD
GVDD LDO mode (PVDD > 18V) PLDO = (VPVDD - VGVDD) x IGVDD
Figure 8-15. Driver PWM operation, 20 kHz, 50% duty cycle, zoomed
The inductance between the power supply and motor drive system will limit the rate current can change from the
power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands
or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage
remains stable and high current can be quickly supplied.
The data sheet provides a recommended minimum value, but system level testing is required to determine the
appropriate sized bulk capacitor.
Parasitic Wire
Inductance
Power Supply Motor Drive System
VM
+ +
Motor Driver
±
GND
Local IC Bypass
Bulk Capacitor Capacitor
8.4 Layout
8.4.1 Layout Guidelines
Bypass the PVDD pin to the PGND pin using a low-ESR ceramic bypass capacitor with a recommended value of
0.1 µF. Place this capacitor as close to the PVDD pin as possible with a thick trace or ground plane connected to
the PGND pin. Additionally, bypass the PVDD pin using a bulk capacitor rated for PVDD. This component can be
electrolytic. This capacitance must be at least 10 µF.
Additional bulk capacitance is required to bypass the high current path on the external MOSFETs. This bulk
capacitance should be placed such that it minimizes the length of any high current paths through the external
MOSFETs. The connecting metal traces should be as wide as possible, with numerous vias connecting PCB
layers. These practices minimize inductance and let the bulk capacitor deliver high current.
Place a low-ESR ceramic capacitor between the CPL and CPH pins. This capacitor should be 470 nF, rated for
PVDD, and be of type X5R or X7R.
The bootstrap capacitors (BSTx-SHx) should be placed closely to device pins to minimize loop inductance for
the gate drive paths.
The dead time resistor (RDT) should be placed as close as possible to the DT pin.
Bypass the AVDD pin to the AGND pin with a 1-µF low-ESR ceramic capacitor rated for 6.3 V and of type X5R or
X7R. Place this capacitor as close to the pin as possible and minimize the path from the capacitor to the AGND
pin.
Minimize the loop length for the high-side and low-side gate drivers. The high-side loop is from the GHx pin of
the device to the high-side power MOSFET gate, then follows the high-side MOSFET source back to the SHx
pin. The low-side loop is from the GLx pin of the device to the low-side power MOSFET gate, then follows the
low-side MOSFET source back to the PGND pin.
When designing higher power systems, physics in the PCB layout can cause parasitic inductances,
capacitances, and impedances that deter the performance of the system as shown in Figure 8-20.
Understanding the parasitics that are present in a higher power motor drive system can help designers mitigate
their effects through good PCB layout. For more information, please visit the System Design Considerations for
High-Power Motor Driver Applications and Best Practices for Board Layout of Motor Drivers application notes.
PVDD
LP
LP RP
PVDD
CP
GVDD CBULK
LP RGATE LP RSNUB
INHx HS GHx
HS
ESL ESR
LP
SHx CSNUB
LP
PHASE
CP
LP
CSNUB
GVDD
LP RGATE LP
INLx LS GLx
LS
RSNUB
LP RPDIFF
LSS LP
CP
LP
SNx LP
Gate drive traces (BSTx, GHx, SHx, GLx, LSS) should be at least 15-20mil wide and as short as possible to the
MOSFET gates to minimize parasitic inductances and impedances. This helps supply large gate drive currents,
turn MOSFETs on efficiently, and improves VGS and VDS monitoring. If a shunt resistor is used to monitor the
low-side current from LSS to GND, ensure the shunt resistor selected is wide to minimize inductance introduced
at the low-side source LSS.
TI recommends connecting all non-power stage circuitry (including the thermal pad) to GND to reduce parasitic
effects and improve power dissipation from the device. Ensure grounds are connected through net-ties or wide
resistors to reduce voltage offsets and maintain gate driver performance.
The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to
connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate
the heat that is generated in the device.
To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across
all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and
improve thermal dissipation from the die surface.
8.4.2 Thermal Considerations
The DRV8329-Q1 has thermal shutdown (TSD) to protect against overtemperature. A die temperature in excess
of 150°C (minimally) disables the device until the temperature drops to a safe level.
Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient
heatsinking, or too high an ambient temperature.
10 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
DATE REVISION NOTES
March 2023 * Initial Release
PACKAGE OUTLINE
RGF0040E VQFN - 1 mm max height
PLASTIC QUAD FLAT PACK- NO LEAD
5.1 A
B 4.9
7.1
6.9
1 MAX
SEATING PLANE
0.05 3.7±0.1 0.08 C
0.00
3.5
SYMM
(0.1) TYP
13 20
36X 0.5
12 21
SYMM 41
5.5 5.7±0.1
1
32
40X 0.3
0.2
PIN 1 ID 33
40
(OPTIONAL) 0.1 C A B
40X 0.5
0.3 0.05 C
4224999/A 06/2019
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
www.ti.com
(3.7)
(3.5)
36X (0.5) SYMM
40 33
40X (0.6)
40X (0.25)
1
32
(Ø0.2) VIA
TYP
41 SYMM
(5.7) (5.5)
(1.35)
(1.25)
21
12
13 20
(R0.05) TYP
(0.625) (0.975)
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271) .
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
(3.5)
36X (0.5) SYMM
40 33
40X (0.6)
40X (0.25) 41
1
32
(Ø0.2) VIA
TYP
SYMM
(5.5)
(0.675)
(1.35)
21
12 12X (1.15)
13 20
(R0.05) TYP 12X (1.05)
(1.25)
EXPOSED PAD
69% PRINTED COVERAGE BY AREA
SCALE: 12X
4224999/A 06/2019
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
www.ti.com 30-Mar-2024
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
DRV8329AQRGFRQ1 ACTIVE VQFN RGF 40 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 D8329AQ Samples
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 30-Mar-2024
• Catalog : DRV8329
Addendum-Page 2
GENERIC PACKAGE VIEW
RGF 40 VQFN - 1 mm max height
5 x 7, 0.5 mm pitch PLASTIC QUAD FLAT PACK- NO LEAD
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4225115/A
www.ti.com
PACKAGE OUTLINE
RGF0040F VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
B 5.1 A
4.9
0.100 MIN
(0.130)
SECTION A-A
TYPICAL
1 MAX
SEATING PLANE
0.05 3.7±0.1 0.08 C
0.00
3.5 (0.2) TYP
13 20
36X 0.5
12
21
(0.16)
41 SYMM
5.5 5.7±0.1
1 32
40X 0.3
0.2
40 33
0.1 C A B
40X 0.5
SYMM
0.3 0.05 C
4225901/A 05/2020
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
www.ti.com
EXAMPLE BOARD LAYOUT
RGF0040F VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
(4.8)
(3.7)
SYMM
40X (0.6)
40 33
40X (0.25)
1
32
36X (0.5)
SYMM 41
(5.7) (6.8)
2X
(1.35)
2X
(R 0.05) TYP (1.25)
12 21
13 20
(Ø 0.2) VIA
TYP 2X (0.625) 2X (0.975)
0.07 MIN
0.07 MAX
ALL AROUND
ALL AROUND
METAL SOLDER MASK
OPENING
SOLDER MASK
EXPOSED
OPENING EXPOSED METAL UNDER
METAL
METAL SOLDER MASK
NON SOLDER MASK
DEFINED SOLDER MASK
(PREFERRED) DEFINED
4225901/A 05/2020
SOLDER MASK DETAILS
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271) .
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
EXAMPLE STENCIL DESIGN
RGF0040F VQFN - 1 mm max height
PLASTIC QUAD FLATPACK- NO LEAD
(4.8)
1
41 32
12X (1.15)
36X (0.5)
SYMM 2X
(0.675) (6.8)
2X
(1.35)
(R 0.05) TYP
12 21
METAL TYP
13 20
2X (1.25)
EXPOSED PAD
69% PRINTED COVERAGE BY AREA
SCALE: 12X
4225901/A 05/2020
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated