Skip to content
View jaycien's full-sized avatar

Block or report jaycien

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

64 stars written in Verilog
Clear filter

PicoRV32 - A Size-Optimized RISC-V CPU

Verilog 3,757 871 Updated Jun 27, 2024

Deprecated, please go to next generation Ultra-Low Power RISC-V Core https://github.com/riscv-mcu/e203_hbirdv2

Verilog 2,771 1,042 Updated Mar 24, 2021

Verilog Ethernet components for FPGA implementation

Verilog 2,746 791 Updated Feb 27, 2025

opensouce RISC-V cpu core implemented in Verilog from scratch in one night!

Verilog 2,425 317 Updated Jul 16, 2025

OpenROAD's unified application implementing an RTL-to-GDS Flow. Documentation at https://openroad.readthedocs.io/en/latest/

Verilog 2,252 728 Updated Nov 5, 2025

IC design and development should be faster,simpler and more reliable

Verilog 1,972 591 Updated Dec 31, 2021

Must-have verilog systemverilog modules

Verilog 1,865 411 Updated Aug 2, 2025

The Ultra-Low Power RISC-V Core

Verilog 1,636 394 Updated Aug 6, 2025

RISC-V CPU Core (RV32IM)

Verilog 1,558 270 Updated Sep 18, 2021

A small, light weight, RISC CPU soft core

Verilog 1,473 174 Updated Aug 9, 2025

Verilog PCI express components

Verilog 1,449 372 Updated Apr 26, 2024

An open source GPU based off of the AMD Southern Islands ISA.

Verilog 1,250 254 Updated Aug 18, 2025

RISC-V XV6/Linux SoC, marchID: 0x2b

Verilog 983 68 Updated Nov 3, 2025

Various HDL (Verilog) IP Cores

Verilog 842 226 Updated Jul 1, 2021

OpenROAD's scripts implementing an RTL-to-GDS Flow. Documentation at https://openroad-flow-scripts.readthedocs.io/en/latest/

Verilog 509 391 Updated Nov 5, 2025

Verilog UART

Verilog 509 151 Updated Feb 27, 2025

AMBA bus lecture material

Verilog 474 139 Updated Jan 21, 2020

A Convolutional Neural Network Accelerator implementation on FPGA, xilinx (xczu7ev-ffvc1156-2-i), The inference of yolov8 took 60ms.

Verilog 454 55 Updated Jul 17, 2025

This is a repository containing solutions to the problem statements given in HDL Bits website.

Verilog 365 102 Updated Jul 16, 2023

RIDECORE (RIsc-v Dynamic Execution CORE) is an Out-of-Order RISC-V processor written in Verilog HDL.

Verilog 363 69 Updated Jul 12, 2017

A minimal Linux-capable 64-bit RISC-V SoC built around CVA6

Verilog 295 83 Updated Oct 31, 2025

uvm AXI BFM(bus functional model)

Verilog 263 115 Updated Jun 23, 2013

Digitally synthesizable architecture for SerDes using Skywater Open PDK 130 nm technology.

Verilog 254 44 Updated Mar 26, 2022

Small-scale Tensor Processing Unit built on an FPGA

Verilog 207 27 Updated Aug 4, 2019
Verilog 204 37 Updated Jun 25, 2025

OpenXuantie - OpenE902 Core

Verilog 161 74 Updated Jun 28, 2024

hardware design of universal NPU(CNN accelerator) for various convolution neural network

Verilog 155 14 Updated Mar 5, 2025

Linux capable RISC-V SoC designed to be readable and useful.

Verilog 152 11 Updated May 25, 2025
Verilog 144 47 Updated Oct 3, 2020

SOFA (Skywater Opensource FPGAs) based on Skywater 130nm PDK and OpenFPGA

Verilog 142 29 Updated Mar 17, 2023
Next