Skip to content
View infini8-13's full-sized avatar
🚲
In the Flow
🚲
In the Flow

Block or report infini8-13

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

50 stars written in Verilog
Clear filter

PicoRV32 - A Size-Optimized RISC-V CPU

Verilog 3,837 884 Updated Jun 27, 2024

opensouce RISC-V cpu core implemented in Verilog from scratch in one night!

Verilog 2,455 319 Updated Jul 16, 2025

RTL, Cmodel, and testbench for NVDLA

Verilog 1,998 625 Updated Mar 2, 2022
Verilog 1,820 417 Updated Dec 18, 2025

SERV - The SErial RISC-V CPU

Verilog 1,708 240 Updated Dec 16, 2025

RISC-V CPU Core (RV32IM)

Verilog 1,600 275 Updated Sep 18, 2021

An Open-source FPGA IP Generator

Verilog 1,027 185 Updated Dec 19, 2025

3-stage RV32IMACZb* processor with debug

Verilog 969 73 Updated Dec 14, 2025

Various HDL (Verilog) IP Cores

Verilog 853 226 Updated Jul 1, 2021

RISC-V Formal Verification Framework

Verilog 620 103 Updated Apr 6, 2022

Repository for basic (and not so basic) Verilog blocks with high re-use potential

Verilog 604 142 Updated Mar 15, 2018

mor1kx - an OpenRISC 1000 processor IP core

Verilog 568 154 Updated Aug 21, 2025

Want a faster ML processor? Do it yourself! -- A framework for playing with custom opcodes to accelerate TensorFlow Lite for Microcontrollers (TFLM). . . . . . Online tutorial: https://google.githu…

Verilog 539 149 Updated Mar 26, 2025

VRoom! RISC-V CPU

Verilog 514 29 Updated Sep 2, 2024

A Pi emulating a GameBoy sounds cheap. What about an FPGA?

Verilog 508 61 Updated Dec 10, 2022

OpenXuantie - OpenC906 Core

Verilog 380 117 Updated Jun 28, 2024

Caravel is a standard SoC template with on chip resources to control and read/write operations from a user-dedicated space.

Verilog 369 98 Updated Feb 26, 2025

FuseSoC-based SoC for VeeR EH1 and EL2

Verilog 334 74 Updated Dec 11, 2024

RISC-V CPU, simple 3-stage pipeline, for low-end applications (e.g., embedded, IoT)

Verilog 329 53 Updated Jan 23, 2022

RISC-V CPU with 5-stage pipeline, implemented in Verilog HDL.

Verilog 328 48 Updated Jan 12, 2018

Digitally synthesizable architecture for SerDes using Skywater Open PDK 130 nm technology.

Verilog 260 45 Updated Mar 26, 2022

Convolutional accelerator kernel, target ASIC & FPGA

Verilog 236 36 Updated Apr 10, 2023

Minimax: a Compressed-First, Microcoded RISC-V CPU

Verilog 222 12 Updated Apr 21, 2024

RISC-V Core; superscalar, out-of-order, multi-core capable; based on RISCY-OOO from MIT

Verilog 180 49 Updated May 8, 2025

CoreScore

Verilog 171 48 Updated Nov 14, 2025

OpenCGRA is an open-source framework for modeling, testing, and evaluating CGRAs.

Verilog 163 25 Updated Mar 2, 2023

SOFA (Skywater Opensource FPGAs) based on Skywater 130nm PDK and OpenFPGA

Verilog 144 29 Updated Mar 17, 2023

5-stage pipelined 32-bit MIPS microprocessor in Verilog

Verilog 137 15 Updated Apr 3, 2020

Fraunhofer IMS processor core. RISC-V ISA (RV32IM) with additional peripherals for embedded AI applications and smart sensors.

Verilog 98 20 Updated Jun 24, 2025

XCrypto: a cryptographic ISE for RISC-V

Verilog 92 10 Updated Jan 5, 2023
Next