Skip to content
View infini8-13's full-sized avatar
🚲
In the Flow
🚲
In the Flow

Block or report infini8-13

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

Showing results

Textbook and full source codes to learn basics of RISC-V pipelined CPU design using the Bluespec Hardware Design Language(s)

Bluespec 91 17 Updated Oct 17, 2025

Tracking RISC-V Actions on Education, Training, Courses, Monitorships, etc.

1,266 128 Updated Nov 6, 2025
Python 1 Updated Jun 14, 2023

SparseP is the first open-source Sparse Matrix Vector Multiplication (SpMV) software package for real-world Processing-In-Memory (PIM) architectures. SparseP is developed to evaluate and characteri…

C 77 13 Updated Jun 29, 2022

IEEE 754 single and double precision floating point library in systemverilog and vhdl

VHDL 73 10 Updated Dec 21, 2024

Parametric floating-point unit with support for standard RISC-V formats and operations as well as transprecision formats.

SystemVerilog 549 145 Updated Oct 21, 2025

Functional verification project for the CORE-V family of RISC-V cores.

Assembly 629 260 Updated Dec 9, 2025

The Horizon 2020 Open Transprecision Computing project

6 4 Updated Jan 13, 2021

An FPGA accelerator for general-purpose Sparse-Matrix Dense-Matrix Multiplication (SpMM).

C++ 92 17 Updated Jul 26, 2024

A systolic array simulator for multi-cycle MACs and varying-byte words, with the paper accepted to HPCA 2022.

C++ 83 15 Updated Nov 7, 2021

Open, Modular, Deep Learning Accelerator

Scala 314 85 Updated Apr 10, 2024
Tcl 8 Updated May 22, 2023

A flush-reload side channel attack implementation

C++ 55 23 Updated Mar 26, 2022

OpenCGRA is an open-source framework for modeling, testing, and evaluating CGRAs.

Verilog 163 25 Updated Mar 2, 2023

Contains the code examples from The UVM Primer Book sorted by chapters.

SystemVerilog 589 227 Updated Dec 24, 2021

Generator Bootcamp Material: Learn Chisel the Right Way

Jupyter Notebook 1,093 301 Updated Sep 10, 2024

NucleusRV (rv32-imf) - A 32-bit 5 staged pipelined risc-v core.

Assembly 76 35 Updated Nov 18, 2025

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,705 671 Updated Dec 19, 2025

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

SystemVerilog 1,152 490 Updated May 26, 2025

Tile based architecture designed for computing efficiency, scalability and generality

SystemVerilog 275 72 Updated Sep 24, 2025

An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more

Scala 2,072 793 Updated Dec 2, 2025

A core language for rule-based hardware design 🦑

Rocq Prover 166 16 Updated Dec 10, 2025

eXtendable Heterogeneous Energy-Efficient Platform based on RISC-V

C 232 122 Updated Dec 17, 2025

A self-contained online book containing a library of FPGA design modules and related coding/design guides.

HTML 457 49 Updated Sep 13, 2024

SHAKTI Multiply-And-Accumulate Accelerator Network (SHAKTIMAAN), IITM's Deep Learning accelerator effort

Bluespec 9 5 Updated Sep 19, 2021

RISC-V Assembly Programmer's Manual

Makefile 1,589 251 Updated Dec 19, 2025

10x faster matrix and vector operations

C++ 2,510 174 Updated Oct 12, 2022
Next