LVC00A
LVC00A
Simplified Schematic
     An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
     intellectual property matters and other important disclaimers. PRODUCTION DATA.
SN54LVC00A, SN74LVC00A
SCAS279U – JANUARY 1993 – REVISED JULY 2024                                                                                                                      www.ti.com
                                                                        Table of Contents
1 Features............................................................................1   7 Detailed Description........................................................9
2 Applications..................................................................... 1       7.1 Overview..................................................................... 9
3 Description.......................................................................1       7.2 Functional Block Diagram........................................... 9
4 Pin Configuration and Functions...................................3                       7.3 Feature Description.....................................................9
5 Specifications.................................................................. 4        7.4 Device Functional Modes..........................................10
  5.1 Absolute Maximum Ratings........................................ 4                  8 Application and Implementation.................................. 11
  5.2 ESD Ratings............................................................... 4          8.1 Application Information..............................................11
  5.3 Recommended Operating Conditions,                                                     8.2 Typical Application.................................................... 11
    SN54LVC00A................................................................ 4            8.3 Layout....................................................................... 12
  5.4 Recommended Operating Conditions,                                                   9 Device and Documentation Support............................13
    SN74LVC00A................................................................ 5            9.1 Related Links............................................................ 13
  5.5 Thermal Information....................................................5              9.2 Receiving Notification of Documentation Updates....13
  5.6 Electrical Characteristics, SN54LVC00A.................... 6                          9.3 Support Resources................................................... 13
  5.7 Electrical Characteristics, SN74LVC00A.................... 6                          9.4 Trademarks............................................................... 13
  5.8 Switching Characteristics, SN54LVC00A....................6                            9.5 Electrostatic Discharge Caution................................13
  5.9 Switching Characteristics, SN74LVC00A....................7                            9.6 Glossary....................................................................13
  5.10 Operating Characteristics......................................... 7               11 Mechanical, Packaging, and Orderable
  5.11 Typical Characteristics.............................................. 7              Information.................................................................... 14
6 Parameter Measurement Information............................ 8
                                                                                                               VCC
                                                                                                               NC
                                                                                                               1B
                                                                                                               1A
                                                                                                               4B
                              1A   1     14       VCC
                              1B   2     13       4B
                                                                                                               3 2 1 20 19
                              1Y   3     12       4A                                                  1Y   4              18     4A
                              2A   4     11       4Y                                                  NC   5               17    NC
                              2B   5     10       3B                                                  2A   6               16    4Y
                              2Y   6      9       3A                                                  NC   7               15    NC
                             GND   7      8       3Y                                                  2B   8                14   3B
                                                                                                               9 10 11 12 13
                                                                                                               GND
                                                                                                                NC
                                                                                                                2Y
                                                                                                                3Y
                                                                                                                3A
      SN74LVC00A D, DB, NS, or PW Package 14-Pin
                       CDIP, CFP                                                     NC - No internal connection
         SOIC, SSOP, SO, or TSSOP (Top View)                                  Figure 4-2. SN54LVC00A FK Package 20-Pin LCCC
                                                                                                 (Top View)
                                                                               VCC
                                                                        1A
                                                                        1      14
                                                              1B    2                13 4B
                                                              1Y    3                12 4A
                                                              2A    4                11   4Y
                                                              2B    5                10 3B
                                                              2Y    6                 9 3A
                                                                        7      8
                                                                        GND
3Y
Figure 4-3. SN74LVC00A BQA or RGY Package 14-Pin WQFN or VQFN (Top View)
5 Specifications
5.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)
                                                                                                               MIN             MAX            UNIT
    VCC         Supply voltage                                                                                 –0.5             6.5            V
    VI          Input voltage(2)                                                                               –0.5             6.5            V
    VO          Output voltage     (2) (3)                                                                     –0.5          VCC + 0.5         V
    IIK         Input clamp current                        VI < 0                                                              –50            mA
    IOK         Output clamp current                       VO < 0                                                              –50            mA
    IO          Continuous output current                                                                                      ±50            mA
    VCC         Continuous current through GND                                                                                 ±100           mA
    Ptot        Power dissipation(4) (5)                   TA = –40°C to +125°C                                                500            mW
    TJ          Junction temperature                                                                                           150             °C
    Tstg        Storage temperature                                                                            –65             150             °C
(1)        Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
           only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
           Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2)        The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
(3)        The value of VCC is provided in the Recommended Operating Conditions table.
(4)        For the D package: above 70°C, the value of Ptot derates linearly with 8 mW/K.
(5)        For the DB, NS, and PW packages: above 60°C, the value of Ptot derates linearly with 5.5 mW/K.
5.2 ESD Ratings
                                                                                                                       VALUE                  UNIT
                                       Human body model (HBM), per ANSI/ESDA/JEDEC         JS-001(1)                   ±2000
    V(ESD)     Electrostatic discharge Charged device model (CDM), per JEDEC specification JESD22-                                             V
                                                                                                                       ±1000
                                       C101(2)
(1)        JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2)        JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
5.3 Recommended Operating Conditions, SN54LVC00A
over operating free-air temperature range (unless otherwise noted)(1)
                                                                                                                       SN54LVC00A
                                                                                                                      –55°C to +125°C         UNIT
                                                                                                                      MIN         MAX
                                                                    Operating                                           2             3.6
    VCC      Supply voltage                                                                                                                     V
                                                                    Data retention only                                1.5
    VIH      High-level input voltage                               VCC = 2.7 V to 3.6 V                                2                       V
    VIL      Low-level input voltage                                VCC = 2.7 V to 3.6 V                                              0.8       V
    VI       Input voltage                                                                                              0             5.5       V
    VO       Output voltage                                                                                             0         VCC           V
                                                                    VCC = 2.7 V                                                   –12
    IOH      High-level output current                                                                                                         mA
                                                                    VCC = 3 V                                                     –24
                                                                    VCC = 2.7 V                                                       12
    IOL      Low-level output current                                                                                                          mA
                                                                    VCC = 3 V                                                         24
(1)        All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating
           CMOS Inputs, SCBA004.
(1)     All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See Implications of Slow or Floating
        CMOS Inputs, SCBA004.
5.5 Thermal Information
                                                                                           SN74LVC00A
                                                            BQA                            DB                          PW            RGY
                 THERMAL METRIC(1)                                       D (SOIC)                     NS (SOP)                                     UNIT
                                                           (WQFN)                        (SSOP)                      (TSSOP)        (VQFN)
                                                           14 PINS        14 PINS       14 PINS       14 PINS        14 PINS        14 PINS
 RθJA       Junction-to-ambient thermal resistance          102.3          127.8          140.4        123.8          150.8           92.1         °C/W
(1)     For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
        report.
                                                             5
                                                  TPD (ns)
                                                             1
                                                                                                                      TPD
                                                             0
                                                                 1.5        2.0         2.5         3.0         3.5         4.0
                                                                                         VCC Input (V)                      C001
LOAD CIRCUIT
                                                         INPUTS
                                   VCC                                         VM        VLOAD          CL          RL         VΔ
                                                    VI           tr/tf
                              1.8 V ± 0.15 V     VCC           ≤2 ns          VCC/2      2 × VCC       30 pF      1 kΩ       0.15 V
                              2.5 V ± 0.2 V      VCC           ≤2 ns          VCC/2      2 × VCC       30 pF      500 Ω      0.15 V
                                  2.7 V          2.7 V        ≤2.5 ns         1.5 V        6V          50 pF      500 Ω      0.3 V
                              3.3 V ± 0.3 V      2.7 V        ≤2.5 ns         1.5 V        6V          50 pF      500 Ω      0.3 V
                                                                                                                                                      VI
                                                                                       Timing Input                            VM
                                                                                                                                                      0V
                                   tw
                                                                         VI                                            tsu          th
                                                                                                                                                      VI
    Input                VM                         VM
                                                                                         Data Input                 VM                       VM
                                                                         0V                                                                           0V
                        VOLTAGE WAVEFORMS                                                                       VOLTAGE WAVEFORMS
                          PULSE DURATION                                                                       SETUP AND HOLD TIMES
                                                                 VI                                                                                  VI
                              VM               VM                                         Output
        Input                                                                                                     VM                 VM
                                                                                          Control
                                                                 0V                                                                                  0V
                 tPLH                                     tPHL                                        tPZL                                  tPLZ
                                                                                            Output
                                                                 VOH                                                                                 VLOAD/2
                                                                                       Waveform 1
      Output                        VM                   VM                                                            VM
                                                                                       S1 at VLOAD                                       VOL + VΔ
                                                                 VOL                  (see Note B)                                                   VOL
                 tPHL                                     tPLH                                        tPZH                                  tPHZ
                                                                 VOH                       Output
                                                                                                                                                     VOH
                                    VM                   VM                            Waveform 2                                        VOH – VΔ
      Output                                                                                                           VM
                                                                                        S1 at GND
                                                                 VOL                                                                                 ≈0 V
                                                                                      (see Note B)
                    VOLTAGE WAVEFORMS                                                                      VOLTAGE WAVEFORMS
                 PROPAGATION DELAY TIMES                                                                 ENABLE AND DISABLE TIMES
            INVERTING AND NONINVERTING OUTPUTS                                                         LOW- AND HIGH-LEVEL ENABLING
7 Detailed Description
7.1 Overview
The maximum sink and source current is 24 mA.
Inputs can be driven from 1.8-V, 2.5-V, 3.3-V (LVTTL), or 5-V (CMOS) devices. This feature allows the use of this
device as translators in a mixed-system environment.
7.2 Functional Block Diagram
                                             A
                                                                                                Y
                                             B
                                     Figure 7-1. Logic Diagram, Each Gate (Positive Logic)
                                                                  CAUTION
        Voltages beyond the values specified in the Section 5.1 table can cause damage to the device.
        The input negative-voltage and output voltage ratings may be exceeded if the input and output
        clamp-current ratings are observed.
                                                                    VCC
                                                     Device
-IIK -IOK
GND
Figure 7-2. Electrical Placement of Clamping Diodes for Each Input and Output
                                                   H            H      L
                                                   L            X      H
                                                   X            L      H
                                          1A
                                                                               1Y
                                          1B
                                          4A
                                                                               4Y
                                          4B
                                                          1A         1              14          VCC
                                                                                                      Unused inputs
                                                          1B         2              13          4B     tied to VCC
                                                          1Y         3              12          4A
                                                                                                      Unused output
                                                          2A         4              11          4Y
                                                                                                       left floating
                                                          2B         5              10          3B
                                                          2Y         6               9          3A
                                          Avoid 90°
                                         corners for    GND          7               8          3Y
                                         signal lines
9.6 Glossary
 TI Glossary             This glossary lists and explains terms, acronyms, and definitions.
10
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision T (May 2024) to Revision U (July 2024)                                                                                         Page
• Updated RθJA values: D = 86 to 127.8, all values in °C/W................................................................................5
• Added Typical Characteristics ........................................................................................................................... 7
www.ti.com 2-Dec-2024
PACKAGING INFORMATION
       Orderable Device   Status   Package Type Package Pins Package     Eco Plan      Lead finish/     MSL Peak Temp        Op Temp (°C)       Device Marking        Samples
                            (1)                 Drawing        Qty          (2)        Ball material           (3)                                   (4/5)
                                                                                             (6)
       5962-9753301Q2A    ACTIVE      LCCC        FK    20     55       Non-RoHS           SNPB         N / A for Pkg Type    -55 to 125    5962-                     Samples
                                                                         & Green                                                            9753301Q2A
                                                                                                                                            SNJ54LVC
                                                                                                                                            00AFK
       5962-9753301QCA    ACTIVE      CDIP        J     14     25       Non-RoHS           SNPB         N / A for Pkg Type    -55 to 125    5962-9753301QC            Samples
                                                                         & Green                                                            A
                                                                                                                                            SNJ54LVC00AJ
       5962-9753301QDA    ACTIVE       CFP        W     14     25       Non-RoHS           SNPB         N / A for Pkg Type    -55 to 125    5962-9753301QD            Samples
                                                                         & Green                                                            A
                                                                                                                                            SNJ54LVC00AW
       5962-9753301VDA    ACTIVE       CFP        W     14     25       Non-RoHS           SNPB         N / A for Pkg Type    -55 to 125    5962-9753301VD            Samples
                                                                         & Green                                                            A
                                                                                                                                            SNV54LVC00AW
      SN74LVC00ABQAR      ACTIVE      WQFN       BQA    14    3000     RoHS & Green        NIPDAU      Level-1-260C-UNLIM     -40 to 125    LVC00A                    Samples
SN74LVC00AD ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ADBR ACTIVE SSOP DB 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00ADBRG4 ACTIVE SSOP DB 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00ADE4 ACTIVE SOIC D 14 50 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ADR ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ADRG4 ACTIVE SOIC D 14 2500 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ADT ACTIVE SOIC D 14 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ANSR ACTIVE SOP NS 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00ANSRG4 ACTIVE SOP NS 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LVC00A Samples
SN74LVC00APW ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00APWE4 ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00APWG4 ACTIVE TSSOP PW 14 90 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
                                                                         Addendum-Page 1
                                                                                                                                                    PACKAGE OPTION ADDENDUM
www.ti.com 2-Dec-2024
           Orderable Device             Status    Package Type Package Pins Package             Eco Plan           Lead finish/           MSL Peak Temp        Op Temp (°C)       Device Marking        Samples
                                          (1)                  Drawing        Qty                   (2)            Ball material                 (3)                                   (4/5)
                                                                                                                         (6)
SN74LVC00APWR ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU | SN Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00APWRE4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00APWRG4 ACTIVE TSSOP PW 14 2000 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00APWT ACTIVE TSSOP PW 14 250 RoHS & Green NIPDAU Level-1-260C-UNLIM -40 to 125 LC00A Samples
SN74LVC00ARGYR ACTIVE VQFN RGY 14 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 125 LC00A Samples
           SNJ54LVC00AFK               ACTIVE         LCCC           FK       20       55       Non-RoHS               SNPB               N / A for Pkg Type    -55 to 125    5962-                     Samples
                                                                                                 & Green                                                                      9753301Q2A
                                                                                                                                                                              SNJ54LVC
                                                                                                                                                                              00AFK
            SNJ54LVC00AJ               ACTIVE         CDIP            J       14       25       Non-RoHS               SNPB               N / A for Pkg Type    -55 to 125    5962-9753301QC            Samples
                                                                                                 & Green                                                                      A
                                                                                                                                                                              SNJ54LVC00AJ
           SNJ54LVC00AW                ACTIVE          CFP            W       14       25       Non-RoHS               SNPB               N / A for Pkg Type    -55 to 125    5962-9753301QD            Samples
                                                                                                 & Green                                                                      A
                                                                                                                                                                              SNJ54LVC00AW
(1)
  The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
   RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
      MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
      There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
                                                                                                Addendum-Page 2
                                                                                                                                                     PACKAGE OPTION ADDENDUM
www.ti.com 2-Dec-2024
(5)
   Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
   Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
                                                                                                Addendum-Page 3
                                                                               PACKAGE MATERIALS INFORMATION
www.ti.com 7-Dec-2024
                                                                                                                       B0 W
                                        Reel
                                      Diameter
                                                                                    Cavity           A0
                                                                A0   Dimension designed to accommodate the component width
                                                                B0   Dimension designed to accommodate the component length
                                                                K0   Dimension designed to accommodate the component thickness
                                                                W    Overall width of the carrier tape
                                                                P1   Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
                                                                       Pack Materials-Page 1
                                                                PACKAGE MATERIALS INFORMATION
www.ti.com 7-Dec-2024
                                                               Width (mm)
                                                                              H
                      W
                                                        Pack Materials-Page 2
                                                               PACKAGE MATERIALS INFORMATION
www.ti.com 7-Dec-2024
TUBE
       T - Tube
        height                                                     L - Tube length
                      W - Tube
                       width
                                                       Pack Materials-Page 3
                                                                                                        PACKAGE OUTLINE
D0014A                                                          SCALE 1.800
                                                                                                      SOIC - 1.75 mm max height
                                                                                                       SMALL OUTLINE INTEGRATED CIRCUIT
                                                                                                                        C
                                      6.2
                                          TYP                                                           SEATING PLANE
                                      5.8
               A                                PIN 1 ID                                                           0.1 C
                                                AREA
                                                                                 12X 1.27
                                                               14
                     1
             8.75                                                                2X
             8.55                                                               7.62
            NOTE 3
                     7
                                                           8
                                                                                     0.51
                                                                               14X
                                       4.0                                           0.31
                         B                                                                                          1.75 MAX
                                       3.8                                            0.25   C A B
                                      NOTE 4
                                                                              0.25
                                                                                   TYP
                                                                              0.13
                                       SEE DETAIL A
                                                                                               0.25
                                                                                        GAGE PLANE
                                                                                                                                       0.25
                                                                                             0 -8                   1.27               0.10
                                                                                                                    0.40
                                                                                                                    DETAIL A
                                                                                                                     TYPICAL
4220718/A 09/2016
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
   per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
   exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
5. Reference JEDEC registration MS-012, variation AB.
                                                                              www.ti.com
                                                                               EXAMPLE BOARD LAYOUT
D0014A                                                                                  SOIC - 1.75 mm max height
                                                                                             SMALL OUTLINE INTEGRATED CIRCUIT
14X (0.6)
                                 12X (1.27)
                                                                                              SYMM
7 8
                                 (R0.05)
                                 TYP
                                                                  (5.4)
                                                                                                              4220718/A 09/2016
NOTES: (continued)
                                                                www.ti.com
                                                                               EXAMPLE STENCIL DESIGN
D0014A                                                                                    SOIC - 1.75 mm max height
                                                                                               SMALL OUTLINE INTEGRATED CIRCUIT
                                               1
                                                                                           14
14X (0.6)
                                  12X (1.27)
                                                                                                SYMM
7 8
(5.4)
                                                                                                                  4220718/A 09/2016
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
   design recommendations.
9. Board assembly site may have different recommendations for stencil design.
                                                                 www.ti.com
                                                                  GENERIC PACKAGE VIEW
BQA 14                                                                  WQFN - 0.8 mm max height
2.5 x 3, 0.5 mm pitch                                                       PLASTIC QUAD FLATPACK - NO LEAD
               This image is a representation of the package family, actual package may vary.
                             Refer to the product data sheet for package details.
4227145/A
                                                    www.ti.com
                                                                                                         PACKAGE OUTLINE
BQA0014A                                                                                          WQFN - 0.8 mm max height
                                                                                               PLASTIC QUAD FLAT PACK-NO LEAD
                                                              2.6                         A
                                       B                      2.4
                                                                                         3.1
           PIN 1 INDEX AREA                                                              2.9
                                      0.8                                                  C
                                      0.7
                                                                                                SEATING PLANE
                                  0.05                        1.1                               0.08 C
                                  0.00                        0.9
                                                                         2X 0.5                                        (0.2) TYP
                                                         7           8
                             8X 0.5
                                            6
                                                                                  9
                                                                                   SYMM
                                2X                                                              1.6
                                 2                             15                               1.4
                                                                                  13
                                            2
                                                                                               14X 0.3
                                                                                                   0.2
                                PIN 1 ID                  1         14                                0.1    C A B
                             (OPTIONAL)                      SYMM                     14X 0.5
                                                                                          0.3         0.05    C
4224636/A 11/2018
NOTES:
 1.   All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
      per ASME Y14.5M.
 2.   This drawing is subject to change without notice.
 3.   The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
                                                                www.ti.com
                                                                                       EXAMPLE BOARD LAYOUT
BQA0014A                                                                                         WQFN - 0.8 mm max height
                                                                                            PLASTIC QUAD FLAT PACK-NO LEAD
(2.3)
                                                                     (1)
                                                                                 2X (0.5)
                                                               1            14
                                               2                                             13
                                    8X (0.5)
                                   2X (0.5)                                                      SYMM
                            (2)                                                                         (1.5)    (2.8)
                                                                                             9
                                               6
                                                                                                    14X (0.25)
                                  (Ø0.2) VIA
                                     TYP                                                         14X (0.6)
                                                                7       8
                                                                    SYMM
(R0.05) TYP
                                                             METAL
                                                                                                      EXPOSED METAL
                                         NON-SOLDER MASK
                                             DEFINED                                SOLDER MASK
                                           (PREFERRED)                                DEFINED
4224636/A 11/2018
NOTES: (continued)
 4.   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
      number SLUA271 (www.ti.com/lit/slua271) .
 5.   Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
      on this view. It is recommended that vias under paste be filled, plugged or tented.
                                                                www.ti.com
                                                                                    EXAMPLE STENCIL DESIGN
BQA0014A                                                                                      WQFN - 0.8 mm max height
                                                                                            PLASTIC QUAD FLAT PACK-NO LEAD
(2.3)
                                                                   (0.95)
                                                                                 2X (0.5)
                                                               1            14
                                                 2                                           13
                                      8X (0.5)
                                                                                                 SYMM
                                (2)                                                                     (1.38)   (2.8)
                                                                                             9
                                                 6
                                                                                                    14X (0.25)
                                                                                                 14X (0.6)
                                                               7       8
                                                                   SYMM
(R0.05) TYP
                                                              EXPOSED PAD
                                                     88% PRINTED COVERAGE BY AREA
                                                               SCALE: 20X
4224636/A 11/2018
NOTES: (continued)
 6.   Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
      design recommendations.
                                                               www.ti.com
                                                                  GENERIC PACKAGE VIEW
FK 20                                                                  LCCC - 2.03 mm max height
8.89 x 8.89, 1.27 mm pitch                                                   LEADLESS CERAMIC CHIP CARRIER
               This image is a representation of the package family, actual package may vary.
                             Refer to the product data sheet for package details.
4229370\/A\
                                                    www.ti.com
                                                                                                      PACKAGE OUTLINE
 J0014A                                                                    SCALE 0.900
                                                                                                 CDIP - 5.08 mm max height
                                                                                                         CERAMIC DUAL IN LINE PACKAGE
                      1
                                                   14
     12X .100
         [2.54]                                                                                                           14X .014-.026
                                                                  14X .045-.065                                               [0.36-0.66]
                                                                      [1.15-1.65]
                                                                                                                          .010 [0.25] C A B
                                                        .754-.785
                                                        [19.15-19.94]
7 8
C SEATING PLANE
                             .308-.314
                             [7.83-7.97]
                          AT GAGE PLANE
4214771/A 05/2017
NOTES:
1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for
   reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermitically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
5. Falls within MIL-STD-1835 and GDIP1-T14.
                                                                        www.ti.com
                                                                        EXAMPLE BOARD LAYOUT
J0014A                                                                           CDIP - 5.08 mm max height
                                                                                        CERAMIC DUAL IN LINE PACKAGE
                                                    (.300 ) TYP
                                                     [7.62]                      SEE DETAIL B
                  SEE DETAIL A
1 14
                         12X (.100 )
                              [2.54]
SYMM
                       14X ( .039)
                             [1]
7 8
SYMM
METAL
4214771/A 05/2017
                                                           www.ti.com
                                                                                                           PACKAGE OUTLINE
PW0014A                                                        SCALE 2.500
                                                                                                    TSSOP - 1.2 mm max height
                                                                                                                         SMALL OUTLINE PACKAGE
                                                                                                                                        SEATING
                                                                                                                                        PLANE
                                       6.6                                                                                C
                                           TYP
          A                            6.2
                                                                                                                                          0.1 C
                                          PIN 1 INDEX AREA
                                                                                      12X 0.65
                                                                              14
                1
                                                                                      2X
        5.1                                                                           3.9
        4.9
       NOTE 3
                                                                                                           4X (0 -12 )
                7
                                                                              8
                                                                                            0.30
                                                                                      14X
                                                                                            0.17
                                        4.5                                                                              1.2 MAX
                    B                                                                     0.1      C A B
                                        4.3
                                       NOTE 4
                                                          (0.15) TYP
                                     SEE DETAIL A
                                                                                    0.25
                                                                             GAGE PLANE
                                                                                                                                          0.15
                                                                                                                                          0.05
                                                                                                      0.75
                                                                                                      0.50
                                                                                      0 -8
                                                                                                                    DETAIL A
                                                                                                                          A 20
TYPICAL
4220202/B 12/2023
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
   per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
   exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
                                                                             www.ti.com
                                                                                    EXAMPLE BOARD LAYOUT
PW0014A                                                                                 TSSOP - 1.2 mm max height
                                                                                                        SMALL OUTLINE PACKAGE
SYMM
12X (0.65)
7 8
(5.8)
                                                                                                                   4220202/B 12/2023
NOTES: (continued)
                                                                       www.ti.com
                                                                               EXAMPLE STENCIL DESIGN
PW0014A                                                                                 TSSOP - 1.2 mm max height
                                                                                                           SMALL OUTLINE PACKAGE
SYMM
12X (0.65)
7 8
(5.8)
                                                                                                                    4220202/B 12/2023
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
   design recommendations.
9. Board assembly site may have different recommendations for stencil design.
                                                                 www.ti.com
                                                                                                            PACKAGE OUTLINE
DB0014A                                                        SCALE 2.000
                                                                                                            SSOP - 2 mm max height
                                                                                                                   SMALL OUTLINE PACKAGE
                                                                                                                          C
                                     8.2
                                         TYP
         A                           7.4
                                                                                                                 0.1 C
                                        PIN 1 INDEX AREA                                                                            SEATING
                                                                                                                                    PLANE
                                                                                      12X 0.65
                                                                             14
               1
                                                                                       2X
       6.5
                                                                                       3.9
       5.9
      NOTE 3
               7
                                                                             8               0.38
                                                                                      14X
                                                                                             0.22
                                                                                             0.15   C A B
                                      5.6
                   B
                                      5.0
                                     NOTE 4
                                                                                    0.25
                                                                                    0.09
                                 SEE DETAIL A
                                                                                                                                 2 MAX
                                                                                         0.25
                                                                                  GAGE PLANE
                                                                                                                DETAIL A
                                                                                                                   A 15
TYPICAL
4220762/A 05/2024
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
   per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
   exceed 0.15 mm per side.
4. Reference JEDEC registration MO-150.
                                                                             www.ti.com
                                                                                      EXAMPLE BOARD LAYOUT
DB0014A                                                                                        SSOP - 2 mm max height
                                                                                                          SMALL OUTLINE PACKAGE
1 (R0.05) TYP
14X (0.45) 14
SYMM
12X (0.65)
7 8
(7)
                                                                                                                 4220762/A 05/2024
NOTES: (continued)
                                                                         www.ti.com
                                                                               EXAMPLE STENCIL DESIGN
DB0014A                                                                                      SSOP - 2 mm max height
                                                                                                           SMALL OUTLINE PACKAGE
SYMM
12X (0.65)
7 8
(7)
                                                                                                                  4220762/A 05/2024
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
   design recommendations.
8. Board assembly site may have different recommendations for stencil design.
                                                                 www.ti.com
                                       IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
                             Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
                                            Copyright © 2024, Texas Instruments Incorporated